## DSP Microcomputer

## ADSP-21065L

## SUMMARY

High Performance Signal Computer for Communications, Audio, Automotive, Instrumentation and Industrial Applications
Super Harvard Architecture Computer (SHARC ${ }^{\circledR}$ ) Four Independent Buses for Dual Data, Instruction, and I/O Fetch on a Single Cycle
32-Bit Fixed-Point Arithmetic; 32-Bit and 40-Bit FloatingPoint Arithmetic
544 Kbits On-Chip SRAM Memory and Integrated I/O Peripheral
$I^{2}$ S Support, for Eight Simultaneous Receive and Transmit Channels

## KEY FEATURES

66 MIPS, 198 MFLOPS Peak, 132 MFLOPS Sustained Performance
User-Configurable 544 Kbits On-Chip SRAM Memory
Two External Port, DMA Channels and Eight Serial Port, DMA Channels

SDRAM Controller for Glueless Interface to Low Cost External Memory (@ 66 MHz )
64M Words External Address Range
12 Programmable I/O Pins and Two Timers with Event Capture Options
Code-Compatible with ADSP-2106x Family
208-Lead MOFP or 196-Ball Mini-BGA Package
3.3 Volt Operation

Flexible Data Formats and 40-Bit Extended Precision
32-Bit Single-Precision and 40-Bit Extended-Precision IEEE
Floating-Point Data Formats
32-Bit Fixed-Point Data Format, Integer and Fractional, with Dual 80-Bit Accumulators

## Parallel Computations

Single-Cycle Multiply and ALU Operations in Parallel with Dual Memory Read/Writes and Instruction Fetch
Multiply with Add and Subtract for Accelerated FFT Butterfly Computation
1024-Point Complex FFT Benchmark: $\mathbf{0 . 2 7 4} \mathbf{m s}(18,221$ Cycles)


Figure 1. Functional Block Diagram
SHARC is a registered trademark of Analog Devices, Inc.
REV. C

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

[^0]
## ADSP-21065L

## 544 Kbits Configurable On-Chip SRAM

Dual-Ported for Independent Access by Core Processor and DMA
Configurable in Combinations of 16-, 32-, 48-Bit Data and Program Words in Block 0 and Block 1

## DMA Controller

Ten DMA Channels - Two Dedicated to the External Port and Eight Dedicated to the Serial Ports
Background DMA Transfers at up to 66 MHz, in Parallel with Full Speed Processor Execution
Performs Transfers Between: Internal RAM and Host Internal RAM and Serial Ports Internal RAM and Master or Slave SHARC Internal RAM and External Memory or I/O Devices External Memory and External Devices

## Host Processor Interface

Efficient Interface to 8-, 16-, and 32-Bit Microprocessors Host Can Directly Read/Write ADSP-21065L IOP Registers
Multiprocessing
Distributed On-Chip Bus Arbitration for Glueless, Parallel Bus Connect Between Two ADSP-21065Ls Plus Host 132 Mbytes/s Transfer Rate Over Parallel Bus
Serial Ports
Independent Transmit and Receive Functions Programmable 3-Bit to 32-Bit Serial Word Width
$1^{2}$ S Support Allowing Eight Transmit and Eight Receive Channels
Glueless Interface to Industry Standard Codecs
TDM Multichannel Mode with $\mu$-Law/A-Law Hardware Companding
Multichannel Signaling Protocol

## GENERAL DESCRIPTION

The ADSP-21065L is a powerful member of the SHARC family of 32 -bit processors optimized for cost sensitive applications. The SHARC-Super Harvard Architecture-offers the highest levels of performance and memory integration of any 32-bit DSP in the industry-they are also the only DSP in the industry that offer both fixed and floating-point capabilities, without compromising precision or performance.
The ADSP-21065L is fabricated in a high speed, low power CMOS process, $0.35 \mu \mathrm{~m}$ technology. With its on-chip instruction cache, the processor can execute every instruction in a single cycle. Table I lists the performance benchmarks for the ADSP-21065L.
The ADSP-21065L SHARC combines a floating-point DSP core with integrated, on-chip system features, including a 544 Kbit SRAM memory, host processor interface, DMA controller, SDRAM controller, and enhanced serial ports.
Figure 1 shows a block diagram of the ADSP-21065L, illustrating the following architectural features:

```
Computation Units (ALU, Multiplier, and Shifter) with a
    Shared Data Register File
Data Address Generators (DAG1, DAG2)
Program Sequencer with Instruction Cache
Timers with Event Capture Modes
On-Chip, dual-ported SRAM
External Port for Interfacing to Off-Chip Memory and
    Peripherals
Host Port and SDRAM Interface
DMA Controller
Enhanced Serial Ports
JTAG Test Access Port
```

Table I. Performance Benchmarks

| Benchmark | Timing | Cycles |
| :--- | :--- | :--- |
| Cycle Time | 15.00 ns | 1 |
| 1024-Pt. Complex FFT <br> $\quad$ (Radix 4, with Digit Reverse) | 0.274 ns | 18221 |
| Matrix Multiply (Pipelined) |  |  |
| $[3 \times 3] \times[3 \times 1]$ | 135 ns | 9 |
| $[4 \times 4] \times[4 \times 1]$ | 240 ns | 16 |
| FIR Filter (per Tap) | 15 ns | 1 |
| IIR Filter (per Biquad) | 60 ns | 4 |
| Divide Y/X | 90 ns | 6 |
| Inverse Square Root $(1 / \sqrt{\mathrm{x}})$ | 135 ns | 9 |
| DMA Transfers | $264 \mathrm{Mbytes} / \mathrm{sec}$. |  |

## ADSP-21000 FAMILY CORE ARCHITECTURE

The ADSP-21065L is code and function compatible with the ADSP-21060/ADSP-21061/ADSP-21062. The ADSP-21065L includes the following architectural features of the SHARC family core.


Figure 2. ADSP-21065L Single-Processor System

## Independent, Parallel Computation Units

The arithmetic/logic unit (ALU), multiplier, and shifter all perform single-cycle instructions. The three units are arranged in parallel, maximizing computational throughput. Single multifunction instructions execute parallel ALU and multiplier operations. These computation units support IEEE 32-bit single-precision floating-point, extended precision 40-bit floatingpoint, and 32-bit fixed-point data formats.

## Data Register File

A general-purpose data register file is used for transferring data between the computation units and the data buses, and for storing intermediate results. This 10-port, 32-register ( 16 primary, 16 secondary) register file, combined with the ADSP-21000 Harvard architecture, allows unconstrained data flow between computation units and internal memory.

## Single-Cycle Fetch of Instruction and Two Operands

The ADSP-21065L features an enhanced Super Harvard Architecture in which the data memory (DM) bus transfers data and the program memory (PM) bus transfers both instructions and data (see Figure 1). With its separate program and data memory buses, and on-chip instruction cache, the processor can simultaneously fetch two operands and an instruction (from the cache), all in a single cycle.

## Instruction Cache

The ADSP-21065L includes an on-chip instruction cache that enables three-bus operation for fetching an instruction and two data values. The cache is selective-only the instructions that fetches conflict with PM bus data accesses are cached. This allows full-speed execution of core, looped operations such as digital filter multiply-accumulates and FFT butterfly processing.

Data Address Generators with Hardware Circular Buffers The ADSP-21065L's two data address generators (DAGs) implement circular data buffers in hardware. Circular buffers allow efficient programming of delay lines and other data

## ADSP-21065L

structures required in digital signal processing, and are commonly used in digital filters and Fourier transforms. The ADSP-21065L's two DAGs contain sufficient registers to allow the creation of up to 32 circular buffers ( 16 primary register sets, 16 secondary). The DAGs automatically handle address pointer wraparound, reducing overhead, increasing performance, and simplifying implementation. Circular buffers can start and end at any memory location.

## Flexible Instruction Set

The 48-bit instruction word accommodates a variety of parallel operations, for concise programming. For example, the ADSP21065 L can conditionally execute a multiply, an add, a subtract and a branch, all in a single instruction.

## ADSP-21065L FEATURES

The ADSP-21065L is designed to achieve the highest system throughput to enable maximum system performance. It can be clocked by either a crystal or a TTL-compatible clock signal.
The ADSP-21065L uses an input clock with a frequency equal to half the instruction rate-a 33 MHz input clock yields a 15 ns processor cycle (which is equivalent to 66 MHz ). Interfaces on the ADSP-21065L operate as shown below. Hereafter in this document, $1 \mathrm{x}=$ input clock frequency, and $2 \mathrm{x}=$ processor's instruction rate.
The following clock operation ratings are based on $1 \mathrm{x}=33 \mathrm{MHz}$ (instruction rate/core $=66 \mathrm{MHz}$ ):

| SDRAM | 66 MHz |
| :--- | :--- |
| External SRAM | 33 MHz |
| Serial Ports | 33 MHz |
| Multiprocessing | 33 MHz |
| Host (Asynchronous) | 33 MHz |

Augmenting the ADSP-21000 family core, the ADSP-21065L adds the following architectural features:

## Dual-Ported On-Chip Memory

The ADSP-21065L contains 544 Kbits of on-chip SRAM, organized into two banks: Bank 0 has 288 Kbits, and Bank 1 has 256 Kbits. Bank 0 is configured with 9 columns of $2 \mathrm{~K} \times 16$ bits, and Bank 1 is configured with 8 columns of $2 \mathrm{~K} \times 16$ bits. Each memory block is dual-ported for single-cycle, independent accesses by the core processor and I/O processor or DMA controller. The dual-ported memory and separate on-chip buses allow two data transfers from the core and one from I/O, all in a single cycle (see Figure 4 for the ADSP-21065L Memory Map).
On the ADSP-21065L, the memory can be configured as a maximum of 16 K words of 32 -bit data, 34 K words for 16 -bit data, 10 K words of 48 -bit instructions (and 40-bit data) or combinations of different word sizes up to 544 Kbits . All the memory can be accessed as 16 -bit, 32 -bit or 48 -bit.
While each memory block can store combinations of code and data, accesses are most efficient when one block stores data, using the DM bus for transfers, and the other block stores instructions and data, using the PM bus for transfers. Using the DM and PM busses in this way, with one dedicated to each memory block, assures single-cycle execution with two data transfers. In this case, the instruction must be available in the cache. Single-cycle execution is also maintained when one of the data operands is transferred to or from off-chip, via the ADSP-21065L's external port.

## Off-Chip Memory and Peripherals Interface

The ADSP-21065L's external port provides the processor's interface to off-chip memory and peripherals. The 64 M words, off-chip address space is included in the ADSP-21065L's unified address space. The separate on-chip buses-for program memory, data memory and I/O-are multiplexed at the external port to create an external system bus with a single 24 -bit address bus, four memory selects, and a single 32-bit data bus. The on-chip Super Harvard Architecture provides three bus performance, while the off-chip unified address space gives flexibility to the designer.

## SDRAM Interface

The SDRAM interface enables the ADSP-21065L to transfer data to and from synchronous DRAM (SDRAM) at 2x clock frequency. The synchronous approach coupled with 2 x clock frequency supports data transfer at a high throughput-up to $220 \mathrm{Mbytes} / \mathrm{sec}$.
The SDRAM interface provides a glueless interface with standard SDRAMs- $16 \mathrm{Mb}, 64 \mathrm{Mb}$, and 128 Mb -and includes options to support additional buffers between the ADSP-21065L and SDRAM. The SDRAM interface is extremely flexible and provides capability for connecting SDRAMs to any one of the ADSP-21065L's four external memory banks.
Systems with several SDRAM devices connected in parallel may require buffering to meet overall system timing requirements. The ADSP-21065L supports pipelining of the address and control signals to enable such buffering between itself and multiple SDRAM devices.

## Host Processor Interface

The ADSP-21065L's host interface provides easy connection to standard microprocessor buses-8-, 16-, and 32-bit-requiring little additional hardware. Supporting asynchronous transfers at speeds up to 1 x clock frequency, the host interface is accessed through the ADSP-21065L's external port. Two channels of DMA are available for the host interface; code and data transfers are accomplished with low software overhead.
The host processor requests the ADSP-21065L's external bus with the host bus request $(\overline{\mathrm{HBR}})$, host bus grant $(\overline{\mathrm{HBG}})$, and ready (REDY) signals. The host can directly read and write the IOP registers of the ADSP-21065L and can access the DMA channel setup and mailbox registers. Vector interrupt support enables efficient execution of host commands.

## DMA Controller

The ADSP-21065L's on-chip DMA controller allows zerooverhead, nonintrusive data transfers without processor intervention. The DMA controller operates independently and invisibly to the processor core, allowing DMA operations to occur while the core is simultaneously executing its program instructions.
DMA transfers can occur between the ADSP-21065L's internal memory and either external memory, external peripherals, or a host processor. DMA transfers can also occur between the ADSP-21065L's internal memory and its serial ports. DMA transfers between external memory and external peripheral devices are another option. External bus packing to $16-$, $32-$, or 48-bit internal words is performed during DMA transfers.
Ten channels of DMA are available on the ADSP-21065Leight via the serial ports, and two via the processor's external port (for either host processor, other ADSP-21065L, memory or

I/O transfers). Programs can be downloaded to the ADSP-21065L using DMA transfers. Asynchronous off-chip peripherals can control two DMA channels using DMA Request/Grant lines $\left(\overline{\mathrm{DMAR}}_{1-2}, \overline{\mathrm{DMAG}}_{1-2}\right)$. Other DMA features include interrupt generation on completion of DMA transfers and DMA chaining for automatically linked DMA transfers.

## Serial Ports

The ADSP-21065L features two synchronous serial ports that provide an inexpensive interface to a wide variety of digital and mixed-signal peripheral devices. The serial ports can operate at 1 x clock frequency, providing each with a maximum data rate of $33 \mathrm{Mbit} / \mathrm{s}$. Each serial port has a primary and a secondary set of transmit and receive channels. Independent transmit and receive functions provide greater flexibility for serial communications. Serial port data can be automatically transferred to and from on-chip memory via DMA. Each of the serial ports supports three operation modes: DSP serial port mode, $\mathrm{I}^{2} \mathrm{~S}$ mode (an interface commonly used by audio codecs), and TDM (Time Division Multiplex) multichannel mode.
The serial ports can operate with little-endian or big-endian transmission formats, with selectable word lengths of 3 bits to 32 bits. They offer selectable synchronization and transmit modes and optional $\mu$-law or A-law companding. Serial port clocks and frame syncs can be internally or externally generated. The serial ports also include keyword and keymask features to enhance interprocessor communication.

## Programmable Timers and General-Purpose I/O Ports

The ADSP-21065L has two independent timer blocks, each of which performs two functions-Pulsewidth Generation and Pulse Count and Capture.
In Pulsewidth Generation mode, the ADSP-21065L can generate a modulated waveform with an arbitrary pulsewidth within a maximum period of 71.5 secs.
In Pulse Counter mode, the ADSP-21065L can measure either the high or low pulsewidth and the period of an input waveform.
The ADSP-21065L also contains twelve programmable, general purpose I/O pins that can function as either input or output. As output, these pins can signal peripheral devices; as input, these pins can provide the test for conditional branching.

## Program Booting

The internal memory of the ADSP-21065L can be booted at system power-up from an 8-bit EPROM, a host processor, or external memory. Selection of the boot source is controlled by the BMS (Boot Memory Select) and BSEL (EPROM Boot) pins. Either 8-, 16-, or 32 -bit host processors can be used for booting. For details, see the descriptions of the $\overline{\text { BMS }}$ and BSEL pins in the Pin Descriptions section of this data sheet.

## Multiprocessing

The ADSP-21065L offers powerful features tailored to multiprocessing DSP systems. The unified address space allows direct interprocessor accesses of both ADSP-21065L's IOP registers. Distributed bus arbitration logic is included on-chip for simple, glueless connection of systems containing a maximum of two ADSP-21065Ls and a host processor. Master processor changeover incurs only one cycle of overhead. Bus lock allows indivisible read-modify-write sequences for semaphores. A vector interrupt is provided for interprocessor commands. Maximum throughput for interprocessor data transfer is 132 Mbytes/sec over the external port.

## DEVELOPMENT TOOLS

The ADSP-21065L is supported with a complete set of software and hardware development tools, including the EZ-ICE ${ }^{\circledR}$ InCircuit Emulator and development software.
The same EZ-ICE hardware that you use for the ADSP-21060/ ADSP-21062 also fully emulates the ADSP-21065L.
Both the SHARC Development Tools family and the VisualDSP ${ }^{\text {® }}$ integrated project management and debugging environment support the ADSP-21065L. The VisualDSP project management environment enables you to develop and debug an application from within a single integrated program.
The SHARC Development Tools include an easy to use Assembler that is based on an algebraic syntax; an Assembly library/ librarian; a linker; a loader; a cycle-accurate, instruction-level simulator; a C compiler; and a C run-time library that includes DSP and mathematical functions.
Debugging both C and Assembly programs with the Visual DSP debugger, you can:

- View Mixed C and Assembly Code
- Insert Break Points
- Set Watch Points
- Trace Bus Activity
- Profile Program Execution
- Fill and Dump Memory
- Create Custom Debugger Windows

The Visual IDE enables you to define and manage multiuser projects. Its dialog boxes and property pages enable you to configure and manage all of the SHARC Development Tools. This capability enables you to:

- Control how the development tools process inputs and generate outputs.
- Maintain a one-to-one correspondence with the tool's command line switches.
The EZ-ICE Emulator uses the IEEE 1149.1 JTAG test access port of the ADSP-21065L processor to monitor and control the target board processor during emulation. The EZ-ICE provides full-speed emulation, allowing inspection and modification of memory, registers, and processor stacks. Nonintrusive in-circuit emulation is assured by the use of the processor's JTAG inter-face-the emulator does not affect target system loading or timing.
In addition to the software and hardware development tools available from Analog Devices, third parties provide a wide range of tools supporting the SHARC processor family. Hardware tools include SHARC PC plug-in cards multiprocessor SHARC VME boards, and daughter and modules with multiple SHARCs and additional memory. These modules are based on the SHARCPAC ${ }^{\text {TM }}$ module specification. Third Party software tools include an Ada compiler, DSP libraries, operating systems, and block diagram design tools.


## Additional Information

For detailed information on the ADSP-21065L instruction set and architecture, see the ADSP-21065L SHARC User's Manual, Third Edition, and the ADSP-21065L SHARC Technical Reference.

EZ-ICE and VisualDSP are registered trademarks of Analog Devices, Inc. SHARCPAC is a trademark of Analog Devices, Inc.


Figure 3. Multiprocessing System

## PIN DESCRIPTIONS

ADSP-21065L pin definitions are listed below. Inputs identified as synchronous ( S ) must meet timing requirements with respect to CLKIN (or with respect to TCK for TMS, TDI). Inputs identified as asynchronous (A) can be asserted asynchronously to CLKIN (or to TCK for TRST).
Unused inputs should be tied or pulled to VDD or GND, except for $\operatorname{ADDR}_{23-0}, \mathrm{DATA}_{31-0}, \mathrm{FLAG}_{11-0}, \overline{\mathrm{SW}}$, and inputs that have internal pull-up or pull-down resistors ( $\overline{\mathrm{CPA}}, \mathrm{ACK}, \mathrm{DTxX}, \mathrm{DRxX}$, TCLKx, RCLKx, TMS, and TDI)-these pins can be left floating. These pins have a logic-level hold circuit that prevents the input from floating internally.
I = Input
S = Synchronous
P = Power Supply
$(\mathrm{O} / \mathrm{D})=$ Open Drain
$\mathrm{O}=$ Output
A = Asynchronous
G = Ground
$(A / D)=$ Active Drive
$\mathrm{T}=$ Three-state (when $\overline{\text { SBTS }}$ is asserted, or when the ADSP-2106x is a bus slave)

| Pin | Type | Function |
| :---: | :---: | :---: |
| $\mathrm{ADDR}_{23-0}$ | I/O/T | External Bus Address. The ADSP-21065L outputs addresses for external memory and peripherals on these pins. In a multiprocessor system the bus master outputs addresses for read/ writes of the IOP registers of the other ADSP-21065L. The ADSP-21065L inputs addresses when a host processor or multiprocessing bus master is reading or writing its IOP registers. |
| $\mathrm{DATA}_{31-0}$ | I/O/T | External Bus Data. The ADSP-21065L inputs and outputs data and instructions on these pins. The external data bus transfers 32-bit single-precision floating-point data and 32-bit fixedpoint data over bits 31-0. 16-bit short word data is transferred over bits $15-0$ of the bus. Pull-up resistors on unused DATA pins are not necessary. |
| $\overline{\mathrm{MS}}_{3-0}$ | I/O/T | Memory Select Lines. These lines are asserted as chip selects for the corresponding banks of external memory. Internal $\mathrm{ADDR}_{25-24}$ are decoded into $\overline{\mathrm{MS}}_{3-0}$. The $\overline{\mathrm{MS}}_{3-0}$ lines are decoded memory address lines that change at the same time as the other address lines. When no external memory access is occurring the $\overline{\mathrm{MS}}_{3-0}$ lines are inactive; they are active, however, when a conditional memory access instruction is executed, whether or not the condition is true. Additionally, an $\overline{\mathrm{MS}}_{3-0}$ line which is mapped to SDRAM may be asserted even when no SDRAM access is active. In a multiprocessor system, the $\overline{\mathrm{MS}}_{3-0}$ lines are output by the bus master. |
| $\overline{\mathrm{RD}}$ | I/O/T | Memory Read Strobe. This pin is asserted when the ADSP-21065L reads from external memory devices or from the IOP register of another ADSP-21065L. External devices (including another ADSP-21065L) must assert $\overline{\mathrm{RD}}$ to read from the ADSP-21065L's IOP registers. In a multiprocessor system, $\overline{\mathrm{RD}}$ is output by the bus master and is input by another ADSP-21065L. |
| $\overline{\mathrm{WR}}$ | I/O/T | Memory Write Strobe. This pin is asserted when the ADSP-21065L writes to external memory devices or to the IOP register of another ADSP-21065L. External devices must assert $\overline{\mathrm{WR}}$ to write to the ADSP-21065L's IOP registers. In a multiprocessor system, $\overline{\mathrm{WR}}$ is output by the bus master and is input by the other ADSP-21065L. |
| $\overline{\text { SW }}$ | I/O/T | Synchronous Write Select. This signal interfaces the ADSP-21065L to synchronous memory devices (including another ADSP-21065L). The ADSP-21065L asserts SW to provide an early indication of an impending write cycle, which can be aborted if $\overline{\mathrm{WR}}$ is not later asserted (e.g., in a conditional write instruction). In a multiprocessor system, $\overline{\mathrm{SW}}$ is output by the bus master and is input by the other ADSP-21065L to determine if the multiprocessor access is a read or write. $\overline{\text { SW }}$ is asserted at the same time as the address output. |
| ACK | I/O/S | Memory Acknowledge. External devices can deassert ACK to add wait states to an external memory access. ACK is used by I/O devices, memory controllers, or other peripherals to hold off completion of an external memory access. The ADSP-21065L deasserts ACK as an output to add wait states to a synchronous access of its IOP registers. In a multiprocessor system, a slave ADSP-21065L deasserts the bus master's ACK input to add wait state(s) to an access of its IOP registers. The bus master has a keeper latch on its ACK pin that maintains the input at the level to which it was last driven. |
| $\overline{\text { SBTS }}$ | I/S | Suspend Bus Three-State. External devices can assert $\overline{\text { SBTS }}$ to place the external bus address, data, selects, and strobes-but not SDRAM control pins-in a high impedance state for the following cycle. If the ADSP-21065L attempts to access external memory while $\overline{\text { SBTS }}$ is asserted, the processor will halt and the memory access will not finish until $\overline{\text { SBTS }}$ is deasserted. SBTS should only be used to recover from host processor/ADSP-21065L deadlock. |
| $\overline{\mathrm{IRQ}}_{2-0}$ | I/A | Interrupt Request Lines. May be either edge-triggered or level-sensitive. |
| $\mathrm{FLAG}_{11-0}$ | I/O/A | Flag Pins. Each is configured via control bits as either an input or an output. As an input, it can be tested as a condition. As an output, it can be used to signal external peripherals. |


| Pin | Type | Function |
| :---: | :---: | :---: |
| $\overline{\mathrm{HBR}}$ | I/A | Host Bus Request. Must be asserted by a host processor to request control of the ADSP21065L's external bus. When $\overline{\mathrm{HBR}}$ is asserted in a multiprocessing system, the ADSP-21065L that is bus master will relinquish the bus and assert $\overline{\mathrm{HBG}}$. To relinquish the bus, the ADSP21065 L places the address, data, select, and strobe lines in a high impedance state. It does, however, continue to drive the SDRAM control pins. $\overline{\mathrm{HBR}}$ has priority over all ADSP-21065L bus requests $\left(\overline{\mathrm{BR}}_{2-1}\right)$ in a multiprocessor system. |
| $\overline{\mathrm{HBG}}$ | I/O | Host Bus Grant. Acknowledges an $\overline{\mathrm{HBR}}$ bus request, indicating that the host processor may take control of the external bus. $\overline{\mathrm{HBG}}$ is asserted by the ADSP-21065L until $\overline{\mathrm{HBR}}$ is released. In a multiprocessor system, $\overline{\mathrm{HBG}}$ is output by the ADSP-21065L bus master. |
| $\overline{\mathrm{CS}}$ | I/A | Chip Select. Asserted by host processor to select the ADSP-21065L. |
| REDY (O/D) | O | Host Bus Acknowledge. The ADSP-21065L deasserts REDY to add wait states to an asynchronous access of its internal memory or IOP registers by a host. Open drain output (O/D) by default; can be programmed in ADREDY bit of SYSCON register to be active drive (A/D). REDY will only be output if the $\overline{\mathrm{CS}}$ and $\overline{\mathrm{HBR}}$ inputs are asserted. |
| $\overline{\text { DMAR }}_{1}$ | I/A | DMA Request 1 (DMA Channel 9). |
| $\overline{\mathrm{DMAR}}_{2}$ | I/A | DMA Request 2 (DMA Channel 8). |
| $\overline{\text { DMAG }}_{1}$ | O/T | DMA Grant 1 (DMA Channel 9). |
| $\overline{\mathrm{DMAG}}_{2}$ | O/T | DMA Grant 2 (DMA Channel 8). |
| $\overline{\mathrm{BR}}_{2-1}$ | I/O/S | Multiprocessing Bus Requests. Used by multiprocessing ADSP-21065Ls to arbitrate for bus mastership. An ADSP-21065L drives its own $\overline{\mathrm{BR}}$ line (corresponding to the value of its $\mathrm{ID}_{2-0}$ inputs) only and monitors all others. In a uniprocessor system, tie both $\overline{\mathrm{BR}} \mathrm{x}$ pins to VDD. |
| $\mathrm{ID}_{1-0}$ | I | Multiprocessing ID. Determines which multiprocessor bus request $\left(\overline{\mathrm{BR}}_{1}-\overline{\mathrm{BR}}_{2}\right)$ is used by ADSP-21065L. ID $=01$ corresponds to $\overline{\mathrm{BR}}_{1}$, ID $=10$ corresponds to $\overline{\mathrm{BR}}_{2}$. ID $=00$ in singleprocessor systems. These lines are a system configuration selection which should be hard-wired or changed only at reset. |
| $\overline{\mathrm{CPA}}$ (O/D) | I/O | Core Priority Access. Asserting its $\overline{\mathrm{CPA}}$ pin allows the core processor of an ADSP-21065L bus slave to interrupt background DMA transfers and gain access to the external bus. $\overline{\mathrm{CPA}}$ is an open drain output that is connected to both ADSP-21065Ls in the system. The $\overline{\mathrm{CPA}}$ pin has an internal $5 \mathrm{k} \Omega$ pull-up resistor. If core access priority is not required in a system, leave the $\overline{\mathrm{CPA}}$ pin unconnected. |
| DTxX | O | Data Transmit (Serial Ports 0, 1; Channels A, B). Each DTxX pin has a $50 \mathrm{k} \Omega$ internal pullup resistor. |
| DRxX | I | Data Receive (Serial Ports 0, 1; Channels A, B). Each DRxX pin has a $50 \mathrm{k} \Omega$ internal pull-up resistor. |
| TCLKx | I/O | Transmit Clock (Serial Ports 0, 1). Each TCLK pin has a $50 \mathrm{k} \Omega$ internal pull-up resistor. |
| RCLKx | I/O | Receive Clock (Serial Ports 0, 1). Each RCLK pin has a $50 \mathrm{k} \Omega$ internal pull-up resistor. |
| TFSx | I/O | Transmit Frame Sync (Serial Ports 0, 1). |
| RFSx | I/O | Receive Frame Sync (Serial Ports 0, 1). |
| BSEL | I | EPROM Boot Select. When BSEL is high, the ADSP-21065L is configured for booting from an 8-bit EPROM. When BSEL is low, the BSEL and $\overline{\text { BMS }}$ inputs determine booting mode. See $\overline{\mathrm{BMS}}$ for details. This signal is a system configuration selection which should be hardwired. |


| Pin | Type | Function |
| :---: | :---: | :---: |
| $\overline{\text { BMS }}$ | I/O/T* | Boot Memory Select. Output: used as chip select for boot EPROM devices (when BSEL = 1). In a multiprocessor system, $\overline{\mathrm{BMS}}$ is output by the bus master. Input: When low, indicates that no booting will occur and that the ADSP-21065L will begin executing instructions from external memory. See following table. This input is a system configuration selection which should be hardwired. <br> *Three-statable only in EPROM boot mode (when $\overline{\text { BMS }}$ is an output). |
| CLKIN | I | Clock In. Used in conjunction with XTAL, configures the ADSP-21065L to use either its internal clock generator or an external clock source. The external crystal should be rated at 1 x frequency. <br> Connecting the necessary components to CLKIN and XTAL enables the internal clock generator. The ADSP-21065L's internal clock generator multiplies the 1 x clock to generate 2 x clock for its core and SDRAM. It drives 2 x clock out on the SDCLKx pins for the SDRAM interface to use. See also SDCLKx. <br> Connecting the 1 x external clock to CLKIN while leaving XTAL unconnected configures the ADSP-21065L to use the external clock source. The instruction cycle rate is equal to $2 x$ CLKIN. CLKIN may not be halted, changed, or operated below the specified frequency. |
| $\overline{\text { RESET }}$ | I/A | Processor Reset. Resets the ADSP-21065L to a known state and begins execution at the program memory location specified by the hardware reset vector address. This input must be asserted at power-up. |
| TCK | I | Test Clock (JTAG). Provides an asynchronous clock for JTAG boundary scan. |
| TMS | I/S | Test Mode Select (JTAG). Used to control the test state machine. TMS has a $20 \mathrm{k} \Omega$ internal pull-up resistor. |
| TDI | I/S | Test Data Input (JTAG). Provides serial data for the boundary scan logic. TDI has a $20 \mathrm{k} \Omega$ internal pull-up resistor. |
| TDO | O | Test Data Output (JTAG). Serial scan output of the boundary scan path. |
| $\overline{\text { TRST }}$ | I/A | Test Reset (JTAG). Resets the test state machine. $\overline{\text { TRST }}$ must be asserted (pulsed low) after power-up or held low for proper operation of the ADSP-21065L. TRST has a $20 \mathrm{k} \Omega$ internal pull-up resistor. |
| $\overline{\text { EMU }}$ (O/D) | O | Emulation Status. Must be connected to the ADSP-21065L EZ-ICE target board connector only. |
| BMSTR | O | Bus Master Output. In a multiprocessor system, indicates whether the ADSP-21065L is current bus master of the shared external bus. The ADSP-21065L drives BMSTR high only while it is the bus master. In a single-processor system (ID $=00$ ), the processor drives this pin high. |
| $\overline{\text { CAS }}$ | I/O/T | SDRAM Column Access Strobe. Provides the column address. In conjunction with RAS, $\overline{\mathrm{MS}} \mathrm{x}, \overline{\mathrm{SDWE}}, \mathrm{SDCLKx}$, and sometimes SDA10, defines the operation for the SDRAM to perform. |
| $\overline{\text { RAS }}$ | I/O/T | SDRAM Row Access Strobe. Provides the row address. In conjunction with $\overline{\mathrm{CAS}}, \overline{\mathrm{MS}} \mathrm{x}$, SDWE, SDCLKx, and sometimes SDA10, defines the operation for the SDRAM to perform. |
| $\overline{\text { SDWE }}$ | I/O/T | SDRAM Write Enable. In conjunction with $\overline{\mathrm{CAS}}, \overline{\mathrm{RAS}}, \overline{\mathrm{MS}} \mathrm{x}$, SDCLKx, and sometimes SDA10, defines the operation for the SDRAM to perform. |
| DQM | O/T | SDRAM Data Mask. In write mode, DQM has a latency of zero and is used to block write operations. |
| SDCLK $_{1-0}$ | I/O/S/T | SDRAM 2x Clock Output. In systems with multiple SDRAM devices connected in parallel, supports the corresponding increased clock load requirements, eliminating need of off-chip clock buffers. Either $\mathrm{SDCLK}_{1}$ or both SDCLKx pins can be three-stated. |
| SDCKE | I/O/T | SDRAM Clock Enable. Enables and disables the CLK signal. For details, see the data sheet supplied with your SDRAM device. |


| Pin | Type | Function |
| :--- | :--- | :--- |
| SDA10 | O/T | SDRAM A10 Pin. Enables applications to refresh an SDRAM in parallel with a host access. <br> Crystal Oscillator Terminal. Used in conjunction with CLKIN to enable the ADSP-21065L's <br> internal clock generator or to disable it to use an external clock source. See CLKIN. <br> XTAL |
| $\overline{\text { PWM_EVENT }}_{1-0}$ | I/O/A Output/Event Capture. In PWMOUT mode, is an output pin and functions as a timer |  |
| counter. In WIDTH_CNT mode, is an input pin and functions as a pulse counter/event capture. |  |  |
| VDD | P | Gower Supply; nominally +3.3 V dc. (33 pins) |
| GND | Power Supply Return. (37 pins) <br> Do Not Connect. Reserved pins that must be left open and unconnected. (7 pins) |  |

## CLOCK SIGNALS

The ADSP-21065L can use an external clock or a crystal. See CLKIN pin description. You can configure the ADSP-21065L to use its internal clock generator by connecting the necessary components to CLKIN and XTAL. You can use either a crystal operating in the fundamental mode or a crystal operating at an overtone. Figure 4 shows the component connections used for a crystal operating in fundamental mode, and Figure 5 shows the component connections used for a crystal operating at an overtone.


SUGGESTED COMPONENTS FOR 30 MHz OPERATION: ECLIPTEK EC2SM-33-30.000M (SURFACE MOUNT PACKAGE)
ECLIPTEK EC-33-30.000M (THROUGH-HOLE PACKAGE)
C1 $=33 \mathrm{pF}$
$\mathrm{C} 2=27 \mathrm{pF}$
NOTE: C1 AND C2 ARE SPECIFIC TO CRYSTAL SPECIFIED FOR X1. CONTACT CRYSTAL MANUFACTURER FOR DETAILS.

Figure 4. 30 MHz Operation (Fundamental Mode Crystal)


Figure 5. 30 MHz Operation (3rd Overtone Crystal)

## TARGET BOARD CONNECTOR FOR EZ-ICE PROBE

The ADSP-2106x EZ-ICE emulator uses the IEEE 1149.1 JTAG test access port of the ADSP-2106x to monitor and control the target board processor during emulation. The EZ-ICE probe requires the ADSP-2106x's CLKIN, TMS, TCK, TRST, TDI, TDO, $\overline{\text { EMU }}$ and GND signals be made accessible on the target system via a 14 -pin connector (a 2 row x 7 pin strip header) such as that shown in Figure 6. The EZ-ICE probe plugs directly onto this connector for chip-on-board emulation. You must add this connector to your target board design if you, intend to use the ADSP-2106x EZ-ICE.

The total trace length between the EZ-ICE connector and the furthest device sharing the EZ-ICE JTAG pins should be limited to 15 inches maximum for guaranteed operation. This restriction on length must include EZ-ICE JTAG signals, which are routed to one or more 2106x devices or to a combination of 2106xs and other JTAG devices on the chain.
The 14-pin, 2-row pin strip header is keyed at the Pin 3 loca-tion-you must remove Pin 3 from the header. The pins must be 0.025 inch square and at least 0.20 inch in length. Pin spacing should be $0.1 \times 0.1$ inches. Pin strip headers are available from vendors such as 3 M , McKenzie and Samtec.


Figure 6. Target Board Connector for ADSP-2106x EZ-ICE (JTAG Header)

The BTMS, BTCK, $\overline{\mathrm{BTRST}}$ and BTDI signals are provided so that the test access port can also be used for board-level testing. When the connector is not being used for emulation, place jumpers between the Bxxx pins and the xxx pins. If you are not going to use the test access port for board testing, tie BTRST to GND and tie or pull-up BTCK to $\mathrm{V}_{\mathrm{DD}}$. The TRST pin must be asserted after power-up (through BTRST on the connector) or held low for proper operation of the ADSP-2106x. None of the Bxxx pins (Pins 5, 7, 9, 11) are connected on the EZ-ICE probe.
The JTAG signals are terminated on the EZ-ICE probe as follows:

| Signal | Termination |
| :--- | :--- |
| TMS | Driven through $22 \Omega$ resistor (16 mA driver) <br> TCK <br> $(16 \mathrm{~mA}$ d driver) |
| TRST $^{*}$ | Driven through $22 \Omega$ resistor (16 mA driver) <br> (pulled up by on-chip $20 \mathrm{k} \Omega$ resistor) |
| TDI | Driven by $22 \Omega$ resistor (16 mA driver) |
| TDO | One TTL load, Split Termination (160/220) <br> One TTL load, Split Termination (160/220). <br> CLKIN |
| EMU | (Caution: Do not connect to CLKIN if <br> internal XTAL oscillator is used.) <br> Active Low 4.7 k $\Omega$ pull-up resistor, one TTL <br> load (open-drain output from ADSP-2106xs) |

* $\overline{\text { TRST }}$ is driven low until the EZ-ICE probe is turned on by the emulator at software start-up. After software start-up, $\overline{\text { TRST }}$ is driven high.

Connecting CLKIN to Pin 4 of the EZ-ICE header is optional. The emulator only uses CLKIN when directed to perform operations such as starting, stopping, and single-stepping two ADSP-21065Ls in a synchronous manner. If you do not need these operations to occur synchronously on the two processors, simply tie Pin 4 of the EZ-ICE header to ground.
For systems which use the internal clock generator and an external discrete crystal, do not directly connect the CLKIN pin to the JTAG probe. This will load the oscillator circuit and possibly cause it to fail to oscillate. Instead the JTAG probe's CLKIN can be driven by the XTAL pin through a high impedance buffer.
If synchronous multiprocessor operations are needed and CLKIN is connected, clock skew between multiple ADSP-2106x processors and the CLKIN pin on the EZ-ICE header must be minimal. If the skew is too large, synchronous operations may be off by one cycle between processors. For synchronous multiprocessor operation TCK, TMS, CLKIN and EMU should be treated as critical signals in terms of skew, and should be laid out as short as possible on your board.
If synchronous multiprocessor operations are not needed (i.e., CLKIN is not connected), just use appropriate parallel termination on TCK and TMS. TDI, TDO, $\overline{\text { EMU }}$ and $\overline{\text { TRST }}$ are not critical signals in terms of skew.
For complete information on the SHARC EZ-ICE, see the ADSP-21000 Family JTAG EZ-ICE User's Guide and Reference.

## ADSP-21065L-SPECIFICATIONS RECOMMENDED OPERATING CONDITIONS

|  |  | Test |  | C Grade |  | K Grade |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Parameter |  | Conditions | Min | Max | Min | Max | Unit |
| $\mathrm{V}_{\mathrm{DD}}$ | Supply Voltage |  | 3.13 | 3.60 | 3.13 | 3.60 | V |
| $\mathrm{~T}_{\mathrm{CASE}}$ | Case Operating Temperature |  | -40 | +100 | 0 | +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage | $@ \mathrm{~V}_{\mathrm{DD}}=\max$ | 2.0 | $\mathrm{~V}_{\mathrm{DD}}+0.5$ | 2.0 | $\mathrm{~V}_{\mathrm{DD}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{IL} 1}$ | Low Level Input Voltage ${ }^{1}$ | $@$ | $\mathrm{~V}_{\mathrm{DD}}=\min$ | -0.5 | 0.8 | -0.5 | 0.8 |
| $\mathrm{~V}_{\mathrm{IL} 2}$ | Low Level Input Voltage ${ }^{2}$ | $@$ | $\mathrm{~V}_{\mathrm{DD}}=\min$ | -0.5 | 0.7 | -0.5 | 0.7 |

## NOTE

See Environmental Conditions for information on thermal specifications

## ELECTRICAL CHARACTERISTICS

| Parameter |  | Test Conditions |  | Grades <br> Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage ${ }^{3}$ | @ $\mathrm{V}_{\mathrm{DD}}=\min , \mathrm{I}_{\mathrm{OH}}=-2.0 \mathrm{~mA}^{4}$ | 2.4 |  | V |
| $\mathrm{V}_{\text {OL }}$ | Low Level Output Voltage ${ }^{3}$ | (a) $\mathrm{V}_{\mathrm{DD}}=\mathrm{min}, \mathrm{I}_{\mathrm{OL}}=4.0 \mathrm{~mA}^{4}$ |  | 0.4 | V |
| $\mathrm{I}_{\mathrm{IH}}$ | High Level Input Current ${ }^{5}$ | (a) $\mathrm{V}_{\mathrm{DD}}=\mathrm{max}, \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}} \max$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Low Level Input Current ${ }^{5}$ | (a) $\mathrm{V}_{\mathrm{DD}}=\mathrm{max}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {ILP }}$ | Low Level Input Current ${ }^{6}$ | (a) $\mathrm{V}_{\mathrm{DD}}=\max , \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 150 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {OZH }}$ | Three-State Leakage Current ${ }^{7, ~ 8, ~ 9, ~} 10$ | (a) $\mathrm{V}_{\mathrm{DD}}=\mathrm{max}, \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}} \max$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {OZL }}$ | Three-State Leakage Current ${ }^{7}$ | (a) $\mathrm{V}_{\mathrm{DD}}=\mathrm{max}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 8 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {OLLS }}$ | Three-State Leakage Current ${ }^{8}$ | (a) $\mathrm{V}_{\mathrm{DD}}=\mathrm{max}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 150 | $\mu \mathrm{A}$ |
| Iozla | Three-State Leakage Current ${ }^{11}$ | (a) $\mathrm{V}_{\mathrm{DD}}=\max , \mathrm{V}_{\mathrm{IN}}=1.5 \mathrm{~V}$ |  | 350 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {OZLAR }}$ | Three-State Leakage Current ${ }^{10}$ | (a) $\mathrm{V}_{\mathrm{DD}}=\mathrm{max}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 4 | mA |
| $\mathrm{I}_{\text {OZLC }}$ | Three-State Leakage Current ${ }^{9}$ | (a) $\mathrm{V}_{\mathrm{DD}}=\max , \mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  | 1.5 | mA |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance ${ }^{12,13}$ | $\mathrm{f}_{\mathrm{IN}}=1 \mathrm{MHz}, \mathrm{T}_{\text {CASE }}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=2.5 \mathrm{~V}$ |  | 8 | pF |

NOTES
${ }^{1}$ Applies to input and bidirectional pins: $\mathrm{DATA}_{31-0}, \mathrm{ADDR}_{23-0}, \mathrm{BSEL}, \overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \overline{\mathrm{SW}}, \mathrm{ACK}, \overline{\mathrm{SBTS}}, \overline{\mathrm{IRQ}}_{2-0}, \mathrm{FLAG}_{11-0}, \overline{\mathrm{HBG}}, \overline{\mathrm{CS}}, \overline{\mathrm{DMAR1}}, \overline{\mathrm{DMAR}}, \overline{\mathrm{BR}_{2-1}}, \overline{\overline{\mathrm{ID}}}{ }_{2-0}$, RPBA, $\overline{\mathrm{CPA}}, \mathrm{TFS} 0, \mathrm{TFS} 1, \mathrm{RFS} 0, \mathrm{RFS} 1, \overline{\mathrm{BMS}}, \mathrm{TMS}, \mathrm{TDI}, \mathrm{TCK}, \mathrm{\overline{HBR}}, \mathrm{DR0A}, \mathrm{DR1A}, \mathrm{DR0B}, \mathrm{DR1B}, \mathrm{TCLK0}, \mathrm{TCLK1}, \mathrm{RCLK0}, \mathrm{RCLK1}, \overline{\mathrm{RESET}}, \overline{\text { TRST, }}$ PWM_EVENT0, PWM_EVENT1, $\overline{\mathrm{RAS}}, \overline{\mathrm{CAS}}, \overline{\mathrm{SDWE}}, \overline{\mathrm{SDCKE}}$.
${ }^{2}$ Applies to input pin CLKIN.
${ }^{3}$ Applies to output and bidirectional pins: $\mathrm{DATA}_{31-0}, \mathrm{ADDR}_{23-0}, \mathrm{MS}_{3-0}, \overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \overline{\mathrm{SW}}, \mathrm{ACK}, \mathrm{FLAG}_{11-0}, \overline{\mathrm{HBG}}, \mathrm{REDY}, \overline{\mathrm{DMAG1}}, \overline{\mathrm{DMAG} 2}, \overline{\mathrm{BR}}{ }_{2-1}, \overline{\mathrm{CPA}}, \mathrm{TCLK} 0$, TCLK1, RCLK0, RCLK1, TFS0, TFS1, RFS0, RFS1, DT0A, DT1A, DT0B, DT1B, XTAL, $\overline{\mathrm{BMS}}, \mathrm{TDO}, \overline{E M U}, \mathrm{BMSTR}, \mathrm{PWM}$ _EVENT0, PWM_EVENT1, $\overline{R A S}, \overline{C A S}, D Q M, \overline{S D W E}$, SDCLK0, SDCLK1, $\overline{\text { SDCKE }}$, SDA10.
${ }^{4}$ See Output Drive Currents for typical drive current capabilities.
${ }^{5}$ Applies to input pins: ACK, $\overline{\mathrm{SBTS}}, \overline{\mathrm{IRQ}}_{2-0}, \overline{\mathrm{HBR}}, \overline{\mathrm{CS}}, \overline{\mathrm{DMAR1}}, \overline{\mathrm{DMAR}}, \mathrm{ID}_{1-0}, \mathrm{BSEL}, \mathrm{CLKIN}, \overline{\mathrm{RESET}}, \mathrm{TCK}$ (Note that ACK is pulled up internally with $2 \mathrm{k} \Omega$ during reset in a multiprocessor system, when $\mathrm{ID}_{1-0}=01$ and another ADSP-21065L is not requesting bus mastership.)
${ }^{6}$ Applies to input pins with internal pull-ups: DR0A, DR1A, DR0B, DR1B, TRST, TMS, TDI.
${ }^{7}$ Applies to three-statable pins: DATA $3_{11-0}, \operatorname{ADDR}_{23-0}, \overline{\mathrm{MS}}_{3-0}, \overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \overline{\mathrm{SW}}, \mathrm{ACK}, \mathrm{FLAG}_{11-0}$, REDY, $\overline{\mathrm{HBG}}, \overline{\mathrm{DMAG}}, \overline{\mathrm{DMAG}}_{2}, \overline{\mathrm{BMS}}, \mathrm{TDO}, \overline{\mathrm{RAS}}, \overline{\mathrm{CAS}}, \mathrm{DQM}$, $\overline{\text { SDWE, SDCLK0, SDCLK1, }} \overline{\text { SDCKE, SDA10, and }} \overline{\text { EMU }}$ (Note that ACK is pulled up internally with $2 \mathrm{k} \Omega$ during reset in a multiprocessor system, when ID $_{1-0}=$ 01 and another ADSP-21065L is not requesting bus mastership).
${ }^{8}$ Applies to three-statable pins with internal pull-ups: DT0A, DT1A, DT0B, DT1B, TCLK0, TCLK1, RCLK0, RCLK1.
${ }^{9}$ Applies to $\overline{\mathrm{CPA}}$ pin.
${ }^{10}$ Applies to ACK pin when pulled up.
${ }^{11}$ Applies to ACK pin when keeper latch enabled.
${ }^{12}$ Guaranteed but not tested.
${ }^{13}$ Applies to all signal pins.
Specifications subject to change without notice.


## Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ <br> Lead Temperature (5 seconds) $280^{\circ} \mathrm{C}$ <br> *Stresses greater than those listed above may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD SENSITIVITY

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADSP-21065L features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


## POWER DISSIPATION ADSP-21065L

These specifications apply to the internal power portion of $\mathrm{V}_{\mathrm{DD}}$ only. See the Power Dissipation section of this data sheet for calculation of external supply current and total supply current. For a complete discussion of the code used to measure power dissipation, see the technical note SHARC Power Dissipation Measurements.
Specifications are based on the following operating scenarios:
Table II. Internal Current Measurements

| Operation | Peak Activity <br> $\left(\mathbf{I}_{\text {DdinPeak }}\right)$ | High Activity <br> $\left(\mathbf{I}_{\text {DDINHIGH }}\right)$ | Low Activity (I |
| :--- | :--- | :--- | :--- |
| Instruction Type | Multifunction | Multifunction | Single Function |
| Instruction Fetch | Cache | Internal Memory | Internal Memory |
| Core Memory Access | 2 per Cycle (DM and PM) | 1 per Cycle (DM) | None |
| Internal Memory DMA | 1 per Cycle | 1 per 2 Cycles | 1 per 2 Cycles |

To estimate power consumption for a specific application, use the following equation where $\%$ is the amount of time your program spends in that state:
$\% P E A K \times I_{\text {DDINPEAK }}+\% H I G H \times I_{D D I N H I G H}+\% L O W \times I_{\text {DDINLOW }}+\% I D L E \times I_{D D I D L E}=$ POWER CONSUMPTION
(See note 4 below Table III.)
OR $\% P E A K \times I_{D D I N P E A K}+\% H I G H \times I_{D D I N H I G H}+\% L O W \times I_{D D I N L O W}+\% I D L E 16 \times I_{D D I D L E 16}=P O W E R C O N S U M P T I O N$
(See note 5 below Table III.)
Table III. Internal Current Measurement Scenarios

| Parameter |  | Test Conditions | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {Ddinpeak }}$ | Supply Current (Internal) ${ }^{1}$ | $\mathrm{t}_{\mathrm{CK}}=33 \mathrm{~ns}, \mathrm{~V}_{\mathrm{DD}}=\max$ | 470 | mA |
|  |  | $\mathrm{t}_{\mathrm{CK}}=30 \mathrm{~ns}, \mathrm{~V}_{\mathrm{DD}}=\max$ | 510 | mA |
| $\mathrm{I}_{\text {DDINHIGH }}$ | Supply Current (Internal) ${ }^{2}$ | $\mathrm{t}_{\mathrm{CK}}=33 \mathrm{~ns}, \mathrm{~V}_{\mathrm{DD}}=\max$ | 275 | mA |
|  |  | $\mathrm{t}_{\mathrm{CK}}=30 \mathrm{~ns}, \mathrm{~V}_{\mathrm{DD}}=\max$ | 300 | mA |
| $\mathrm{I}_{\text {DDINLOW }}$ | Supply Current (Internal) ${ }^{3}$ | $\mathrm{t}_{\mathrm{CK}}=33 \mathrm{~ns}, \mathrm{~V}_{\mathrm{DD}}=\max$ | 240 | mA |
|  |  | $\mathrm{t}_{\mathrm{CK}}=30 \mathrm{~ns}, \mathrm{~V}_{\mathrm{DD}}=\max$ | 260 | mA |
| $\mathrm{I}_{\text {DIIDLE }}$ | Supply Current (IDLE) ${ }^{4}$ | $\mathrm{t}_{\mathrm{CK}}=33 \mathrm{~ns}, \mathrm{~V}_{\mathrm{DD}}=\max$ | 150 | mA |
|  |  | $\mathrm{t}_{\mathrm{CK}}=30 \mathrm{~ns}, \mathrm{~V}_{\mathrm{DD}}=\max$ | 155 | mA |
| $\mathrm{I}_{\text {DDIDLE16 }}$ | Supply Current (IDLE16) ${ }^{5}$ | $\mathrm{V}_{\mathrm{DD}}=\max$ | 50 | mA |

NOTES
${ }^{1}$ The test program used to measure $\mathrm{I}_{\text {DDINPEAK }}$ represents worst-case processor operation and is not sustainable under normal application conditions. Actual internal power measurements made using typical applications are less than specified.
${ }^{2} \mathrm{I}_{\text {DDINHIGH }}$ is a composite average based on a range of high activity code.
${ }^{3} \mathrm{I}_{\text {DDINLOW }}$ is a composite average based on a range of low activity code.
${ }^{4}$ IDLE denotes ADSP-21065L state during execution of IDLE instruction.
${ }^{5}$ IDLE16 denotes ADSP-21065L state during execution of IDLE16 instruction.

## TIMING SPECIFICATIONS

## General Notes

Two speed grades of the ADSP-21065L are offered, 60 MHz and 66 MHz instruction rates. The specifications shown are based on a CLKIN frequency of $30 \mathrm{MHz}\left(\mathrm{t}_{\mathrm{CK}}=33.3 \mathrm{~ns}\right.$ ). The DT derating allows specifications at other CLKIN frequencies (within the minmax range of the $\mathrm{t}_{\mathrm{CK}}$ specification; see Clock Input below). DT is the difference between the actual CLKIN period and a CLKIN period of 33.3 ns :

$$
D T=\left(t_{C K}-33.3\right) / 32
$$

Use the exact timing information given. Do not attempt to derive parameters from the addition or subtraction of others. While addition or subtraction would yield meaningful results for an individual device, the values given in this data sheet reflect statistical variations and worst cases. Consequently, you cannot meaningfully add parameters to derive longer times.
See Figure 27 in Equivalent Device Loading for AC Measurements (Includes All Fixtures) for voltage reference levels.

## ADSP-21065L

Switching Characteristics specify how the processor changes its signals. You have no control over this timing-circuitry external to the processor must be designed for compatibility with these signal characteristics. Switching characteristics tell you what the processor will do in a given circumstance. You can also use switching characteristics to ensure that any timing requirement of a device connected to the processor (such as memory) is satisfied.
Timing Requirements apply to signals that are controlled by circuitry external to the processor, such as the data input for a read operation. Timing requirements guarantee that the processor operates correctly with other devices.
(O/D) = Open Drain
(A/D) = Active Drive

| Parameter | 66 MHz |  | 60 MHz |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |  |
| Clock Input |  |  |  |  |  |
| Timing Requirements: |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{CK}} \quad$ CLKIN Period | 30.00 | 100 | 33.33 | 100 | ns |
| $\mathrm{t}_{\text {CKL }} \quad$ CLKIN Width Low | 7.0 |  | 7.0 |  | ns |
| $\mathrm{t}_{\text {CKH }} \quad$ CLKIN Width High | 5.0 |  | 5.0 |  | ns |
| $\mathrm{t}_{\text {CKRF }} \quad$ CLKIN Rise/Fall (0.4 V-2.0 V) |  | 3.0 |  | 3.0 | ns |

CLKIN


Figure 7. Clock Input


NOTES
${ }^{1}$ Applies after the power-up sequence is complete. At power-up, the processor's internal phase-locked loop requires no more than 3000 CLKIN cycles while $\overline{\text { RESET }}$ is low, assuming stable $V_{D D}$ and CLKIN (not including start-up time of external clock oscillator).
${ }^{2}$ Only required if multiple ADSP-2106xs must come out of reset synchronous to CLKIN with program counters (PC) equal (i.e., for a SIMD system). Not required for multiple ADSP-2106xs communicating over the shared bus (through the external port), because the bus arbitration logic synchronizes itself automatically after reset.


Figure 8. Reset

| Parameter | Min | Max |
| :--- | :---: | :---: |
| Interrupts |  |  |
| Timing Requirements: |  |  |
| $\mathrm{t}_{\text {SIR }}$ | $\overline{\text { IRQ } 2-0 ~ S e t u p ~ B e f o r e ~ C L K I N ~ H i g h ~ o r ~ L o w ~}{ }^{1}$ | $11.0+12 \mathrm{DT}$ |
| $\mathrm{t}_{\mathrm{HIR}}$ | $\overline{\mathrm{IRQ}} 2-0$ Hold Before CLKIN High or Low $^{1}$ |  |
| $\mathrm{t}_{\mathrm{IPW}}$ | $\overline{\mathrm{IRQ} 2-0}$ Pulsewidth |  |

[^1]

Figure 9. Interrupts

| Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: |
| Timer |  |  |  |
| Timing Requirements: |  |  |  |
| $\mathrm{t}_{\text {STI }}$ Timer Setup Before SDCLK High | 0.0 |  | ns |
| $\mathrm{t}_{\mathrm{HTI}}$ Timer Hold After SDCLK High | 6.0 |  | ns |
| Switching Characteristics: |  |  |  |
| $\mathrm{t}_{\text {DTEX }} \quad$ Timer Delay After SDCLK High |  | 1.0 | ns |
| $\mathrm{t}_{\text {HTEx }} \quad$ Timer Hold After SDCLK High | -5.0 |  | ns |
| Parameter | Min | Max | Unit |
| Flags |  |  |  |
| Timing Requirements: |  |  |  |
| $\mathrm{t}_{\text {SFI }} \quad \mathrm{FLAG}_{11-0}$ IN Setup Before SDCLK High ${ }^{1}$ | -2.0 |  | ns |
| $\mathrm{t}_{\mathrm{HFI}} \quad \mathrm{FLAG}_{11-0} \mathrm{IN}$ Hold After SDCLK High ${ }^{1}$ | 6.0 |  | ns |
| Switching Characteristics: |  |  |  |
| $\mathrm{t}_{\mathrm{DFO}} \quad \mathrm{FLAG}_{11-0}$ OUT Delay After SDCLK High |  | 1.0 | ns |
| $\mathrm{t}_{\mathrm{HFO}} \quad \mathrm{FLAG}_{11-0} O$ OUT Hold After SDCLK High | -4.0 |  | ns |
| $\mathrm{t}_{\text {DFOE }} \quad$ SDCLK High to $\mathrm{FLAG}_{11-0}$ OUT Enable | -4.0 |  | ns |
| $\mathrm{t}_{\text {DFOD }} \quad$ SDCLK High to FLAG ${ }_{11-0}$ OUT Disable |  | -1.75 | ns |

NOTE
${ }^{1}$ Flag inputs meeting these setup and hold times will affect conditional instructions in the following instruction cycle.


Figure 10. Flags

## ADSP-21065L

## Memory Read-Bus Master

Use these specifications for asynchronous interfacing to memories (and memory-mapped peripherals) without reference to CLKIN. These specifications apply when the ADSP-21065L is the bus master when accessing external memory space. These switching characteristics also apply for bus master synchronous read/write timing (see Synchronous Read/Write-Bus Master below). If these timing requirements are met, the synchronous read/write timing can be ignored (and vice versa). An exception to this is the ACK pin timing requirements as described in the note below.

| Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: |
| Timing Requirements: |  |  |  |
| $\mathrm{t}_{\text {DAD }} \quad$ Address, Selects Delay to Data Valid ${ }^{1,2}$ |  | $28.0+32 \mathrm{DT}+\mathrm{W}$ | ns |
| $\mathrm{t}_{\text {DRLD }} \quad \overline{\mathrm{RD}}$ Low to Data Valid ${ }^{1}$ |  | $24.0+26 \mathrm{DT}+\mathrm{W}$ | ns |
| $\mathrm{t}_{\mathrm{HDA}} \quad$ Data Hold from Address Selects ${ }^{3}$ | 0.0 |  | ns |
| $\mathrm{t}_{\mathrm{HDRH}} \quad$ Data Hold from $\overline{\mathrm{RD}} \mathrm{High}^{3}$ | 0.0 |  | ns |
| $t_{\text {DAAK }} \quad$ ACK Delay from Address, Selects ${ }^{2,3}$ |  | $24.0+30 \mathrm{DT}+\mathrm{W}$ | ns |
| $\mathrm{t}_{\text {DSAK }} \quad$ ACK Delay from $\overline{\mathrm{RD}} \mathrm{Low}^{3}$ |  | $19.5+24 \mathrm{DT}+\mathrm{W}$ | ns |
| Switching Characteristics: |  |  |  |
| $t_{\text {DRHA }} \quad$ Address, Selects Hold After $\overline{\mathrm{RD}}$ High | $-1.0+\mathrm{H}$ |  | ns |
| $\mathrm{t}_{\text {DARL }} \quad$ Address, Selects to $\overline{\mathrm{RD}}$ Low $^{2}$ | $3.0+6 \mathrm{DT}$ |  | ns |
| $\mathrm{t}_{\mathrm{RW}} \quad \overline{\mathrm{RD}}$ Pulsewidth | $25.0+26 \mathrm{DT}+\mathrm{W}$ |  | ns |
| $\mathrm{t}_{\mathrm{RW} \mathrm{R}} \quad \overline{\mathrm{RD}}$ High to $\overline{\mathrm{WR}}, \overline{\mathrm{RD}}$ Low | $4.5+6 \mathrm{DT}+\mathrm{HI}$ |  | ns |
| $\mathrm{t}_{\mathrm{RDGL}} \quad \overline{\mathrm{RD}}$ High to $\overline{\mathrm{DMAG}} \times$ Low | $11.0+12 \mathrm{DT}+\mathrm{HI}$ |  | ns |

$\mathrm{W}=$ (number of wait states specified in WAIT register) $\times \mathrm{t}_{\mathrm{CK}}$.
$\mathrm{HI}=\mathrm{t}_{\mathrm{CK}}$ (if an address hold cycle or bus idle cycle occurs, as specified in WAIT register; otherwise $\mathrm{HI}=0$ ).
$\mathrm{H}=\mathrm{t}_{\mathrm{CK}}$ (if an address hold cycle occurs as specified in WAIT register; otherwise $\mathrm{H}=0$ ).
NOTES
${ }^{1}$ Data Delay/Setup: User must meet $t_{\text {DAD }}$ or to $t_{\text {DRLD }}$ or synchronous specification $t_{\text {SSDATI }}$.
${ }^{2}$ The falling edge of $\overline{\mathrm{MS}} \mathrm{x}, \overline{\mathrm{SW}}, \overline{\mathrm{BMS}}$, are referenced.
${ }^{3}$ ACK is not sampled on external memory accesses that use the Internal wait state mode. For the first CLKIN cycle of a new external memory access, ACK must be valid by $\mathrm{t}_{\mathrm{DAAK}}$ or $\mathrm{t}_{\mathrm{DSAK}}$ or synchronous specification $\mathrm{t}_{\mathrm{SACKC}}$ for wait state modes External, Either, or Both (Both, if the internal wait state is zero). For the second and subsequent cycles of a wait stated external memory access, synchronous specifications $\mathrm{t}_{\mathrm{SACKC}}$ and $\mathrm{t}_{\mathrm{HACKC}}$ must be met for wait state modes External, Either, or Both (Both, after internal wait states have completed).


Figure 11. Memory Read-Bus Master

## ADSP-21065L

## Memory Write—Bus Master

Use these specifications for asynchronous interfacing to memories (and memory-mapped peripherals) without reference to CLKIN. These specifications apply when the ADSP-21065L is the bus master when accessing external memory space. These switching characteristics also apply for bus master synchronous read/write timing (see Synchronous Read/Write—Bus Master below). If these timing requirements are met, the synchronous read/write timing can be ignored (and vice versa). An exception to this is the ACK pin timing requirements as described in the note below.

| Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: |
| Timing Requirements: |  |  |  |
| $\mathrm{t}_{\text {DAAK }} \quad$ ACK Delay from Address ${ }^{1,2}$ |  | $24.0+30 \mathrm{DT}+\mathrm{W}$ | ns |
| $\mathrm{t}_{\text {DSAK }} \quad$ ACK Delay from $\overline{\mathrm{WR}}$ Low $^{1}$ |  | $19.5+24 \mathrm{DT}+\mathrm{W}$ | ns |
| Switching Characteristics: |  |  |  |
| $\mathrm{t}_{\text {Dawh }} \quad$ Address, Selects to $\overline{\mathrm{WR}}$ Deasserted ${ }^{2}$ | $29.0+31 \mathrm{DT}+\mathrm{W}$ |  | ns |
| $\mathrm{t}_{\text {DAWL }} \quad$ Address, Selects to $\overline{\mathrm{WR}}$ Low $^{2}$ | $3.5+6 \mathrm{DT}$ |  | ns |
| $\mathrm{t}_{\text {ww }} \quad \overline{\mathrm{WR}}$ Pulsewidth | $24.5+25 \mathrm{DT}+\mathrm{W}$ |  | ns |
| $\mathrm{t}_{\text {DDWH }} \quad$ Data Setup Before $\overline{\mathrm{WR}}$ High | $15.5+19$ DT + W |  | ns |
| $\mathrm{t}_{\text {DWHA }} \quad$ Address Hold After $\overline{\mathrm{WR}}$ Deasserted | $0.0+1 \mathrm{DT}+\mathrm{H}$ |  | ns |
| $\mathrm{t}_{\text {DATRWH }} \quad$ Data Disable After WR Deasserted ${ }^{3}$ | $1.0+1 \mathrm{DT}+\mathrm{H}$ | $4.0+1 \mathrm{DT}+\mathrm{H}$ | ns |
| $\mathrm{t}_{\text {WwR }} \quad \overline{\mathrm{WR}}$ High to $\overline{\mathrm{WR}}, \overline{\mathrm{RD}}$ Low | $4.5+7 \mathrm{DT}+\mathrm{H}$ |  | ns |
| $\mathrm{t}_{\text {WRDGL }} \quad \overline{\mathrm{WR}}$ High to $\overline{\text { DMAGx }}$ Low | $11.0+13 \mathrm{DT}+\mathrm{H}$ |  | ns |
| $\mathrm{t}_{\text {DDWR }} \quad$ Data Disable Before $\overline{\mathrm{WR}}$ or $\overline{\mathrm{RD}}$ Low | $3.5+6 \mathrm{DT}+\mathrm{I}$ |  | ns |
| $\mathrm{t}_{\text {WDE }} \quad \overline{\mathrm{WR}}$ Low to Data Enabled | $4.5+6 \mathrm{DT}$ |  | ns |

$\mathrm{W}=$ (number of wait states specified in WAIT register) $\times \mathrm{t}_{\mathrm{CK}}$.
$\mathrm{H}=\mathrm{t}_{\mathrm{CK}}$ (if an address hold cycle occurs, as specified in WAIT register; otherwise $\mathrm{H}=0$ ).
$\mathrm{I}=\mathrm{t}_{\mathrm{CK}}$ (if a bus idle cycle occurs, as specified in WAIT register; otherwise $\mathrm{I}=0$ ).
NOTES
${ }^{1}$ ACK is not sampled on external memory accesses that use the Internal wait state mode. For the first CLKIN cycle of a new external memory access, ACK must be valid by $t_{\text {DAAK }}$ or $t_{\text {DSAK }}$ or synchronous specification $\mathrm{t}_{\text {SACKC }}$ for wait state modes External, Either, or Both (Both, if the internal wait state is zero). For the second and subsequent cycles of a wait stated external memory access, synchronous specifications $\mathrm{t}_{\mathrm{SACKC}}$ and $\mathrm{t}_{\mathrm{HACKC}}$ must be met for wait state modes External, Either, or Both (Both, after internal wait states have completed).
${ }^{2}$ The falling edge of $\overline{\mathrm{MS}} \mathrm{x}, \overline{\mathrm{SW}}$, and $\overline{\mathrm{BMS}}$ is referenced.
${ }^{3}$ See System Hold Time Calculation under Test Conditions for calculation of hold times given capacitive and dc loads.


Figure 12. Memory Write-Bus Master

## ADSP-21065L

## Synchronous Read/Write-Bus Master

Use these specifications for interfacing to external memory systems that require CLKIN-relative timing or for accessing a slave ADSP-21065L (in multiprocessor memory space). These synchronous switching characteristics are also valid during asynchronous memory reads and writes (see Memory Read-Bus Master and Memory Write-Bus Master).
When accessing a slave ADSP-21065L, these switching characteristics must meet the slave's timing requirements for synchronous read/writes (see Synchronous Read/Write-Bus Slave). The slave ADSP-21065L must also meet these (bus master) timing requirements for data and acknowledge setup and hold times.

$\mathrm{W}=$ (number of wait states specified in WAIT register) $\times \mathrm{t}_{\mathrm{CK}}$.
NOTES
${ }^{1}$ Data Hold: User must meet $t_{\text {HDA }}$ or $t_{\text {HDRH }}$ or synchronous specification $t_{\text {HDATI }}$. See system hold time calculation under test conditions for the calculation of hold times given capacitive and dc loads.
${ }^{2}$ ACK is not sampled on external memory accesses that use the Internal wait state mode. For the first CLKIN cycle of a new external memory access, ACK must be valid by $t_{\text {DAAK }}$ or $\mathrm{t}_{\mathrm{DSAK}}$ or synchronous specification $\mathrm{t}_{\text {SACKC }}$ for wait state modes External, Either, or Both (Both, if the internal wait state is zero). For the second and subsequent cycles of a wait stated external memory access, synchronous specifications $\mathrm{t}_{\text {SACKC }}$ and $\mathrm{t}_{\mathrm{HACKC}}$ must be met for wait state modes External, Either, or Both (Both, after internal wait states have completed).
${ }^{3}$ See System Hold Time Calculation under Test Conditions for calculation of hold times given capacitive and dc loads.


Figure 13. Synchronous Read/Write-Bus Master

## ADSP-21065L

## Synchronous Read/Write—Bus Slave

Use these specifications for ADSP-21065L bus master accesses of a slave's IOP registers or internal memory (in multiprocessor memory space). The bus master must meet these (bus slave) timing requirements.

| Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: |
| Timing Requirements: |  |  |  |
| $\mathrm{t}_{\text {SADRI }} \quad$ Address, $\overline{\text { SW }}$ Setup Before CLKIN | $24.5+25$ DT |  | ns |
| $\mathrm{t}_{\text {HADRI }} \quad$ Address, $\overline{\text { SW }}$ Hold Before CLKIN |  | $4.0+8 \mathrm{DT}$ | ns |
| $\mathrm{t}_{\text {SRWLI }} \quad \overline{\mathrm{RD}} / \overline{\mathrm{WR}}$ Low Setup Before CLKIN ${ }^{1}$ | $21.0+21 \mathrm{DT}$ |  | ns |
| $\mathrm{t}_{\text {HRWLI }} \quad \overline{\mathrm{RD}} / \overline{\mathrm{WR}}$ Low Hold After CLKIN | $-2.50-5$ DT | $7.5+7 \mathrm{DT}$ | ns |
| $\mathrm{t}_{\text {RWHPI }} \quad \overline{\mathrm{RD}} / \overline{\mathrm{WR}}$ Pulse High | 2.5 |  | ns |
| $\mathrm{t}_{\text {SDATw }} \quad$ Data Setup Before WR High | 4.5 |  | ns |
| $\mathrm{t}_{\text {HDAtwh }} \quad$ Data Hold After $\overline{\mathrm{WR}}$ High | 0.0 |  | ns |
| Switching Characteristics: |  |  |  |
| $\mathrm{t}_{\text {sddato }} \quad$ Data Delay After CLKIN |  | $31.75+21$ DT | ns |
| $\mathrm{t}_{\text {DATTR }} \quad$ Data Disable After CLKIN ${ }^{2}$ | $1.0-2 \mathrm{DT}$ | 7.0-2 DT | ns |
| $\mathrm{t}_{\text {DACK }}$ ACK Delay After CLKIN |  | $29.5+20 \mathrm{DT}$ | ns |
| $\mathrm{t}_{\text {ACKTR }} \quad$ ACK Disable After CLKIN ${ }^{2}$ | $1.0-2 \mathrm{DT}$ | 6.0-2 DT | ns |

NOTES
${ }^{1}$ t $_{\text {SRWLI }}$ is specified when Multiprocessor Memory Space Wait State (MMSWS bit in WAIT register) is disabled; when MMSWS is enabled, $\mathrm{t}_{\text {SRWLI }}(\mathrm{min})=17.5+18$ DT. ${ }^{2}$ See System Hold Time Calculation under Test Conditions for calculation of hold times given capacitive and dc loads.

For two ADSP-21065Ls to communicate synchronously as master and slave, certain master and slave specification combinations must be satisfied. Do not compare specification values directly to calculate master/slave clock skew margins for those specifications listed below. The following table shows the appropriate clock skew margin.

Table IV. Bus Master to Slave Skew Margins

| Master Specification | Slave Specification | Skew Margin |  |
| :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {SSDATI }}$ | $\mathrm{t}_{\text {SDDATO }}$ | $\mathrm{t}_{\mathrm{CK}}=33.3 \mathrm{~ns}$ | $+2.25 \mathrm{~ns}$ |
|  |  | $\mathrm{t}_{\mathrm{CK}}=30.0 \mathrm{~ns}$ | + 1.50 ns |
| $\mathrm{t}_{\text {SACKC }}$ | $\mathrm{t}_{\text {DACK }}$ | $\mathrm{t}_{\mathrm{CK}}=33.3 \mathrm{~ns}$ | $+3.00 \mathrm{~ns}$ |
|  |  | $\mathrm{t}_{\mathrm{CK}}=30.0 \mathrm{~ns}$ | + 2.25 ns |
| $\mathrm{t}_{\text {DADRO }}$ | $\mathrm{t}_{\text {SADRI }}$ | $\mathrm{t}_{\mathrm{CK}}=33.3 \mathrm{~ns}$ | N/A |
|  |  | $\mathrm{t}_{\mathrm{CK}}=30.0 \mathrm{~ns}$ | $+2.75 \mathrm{~ns}$ |
| $\mathrm{t}_{\text {DRWL }}$ (Max) | ${ }^{\text {tsRWLI }}$ | $\mathrm{t}_{\mathrm{CK}}=33.3 \mathrm{~ns}$ | $+1.50 \mathrm{~ns}$ |
|  |  | $\mathrm{t}_{\mathrm{CK}}=30.0 \mathrm{~ns}$ | + 1.25 ns |
| $\mathrm{t}_{\text {DRDO }}$ (Max) | $\mathrm{t}_{\text {HRWLI }}$ (Max) | $\mathrm{t}_{\mathrm{CK}}=33.3 \mathrm{~ns}$ | N/A |
|  |  | $\mathrm{t}_{\mathrm{CK}}=30.0 \mathrm{~ns}$ | 3.00 ns |
| $\mathrm{t}_{\text {DWRO }}$ (Max) | $\mathrm{t}_{\text {HRWLI }}$ (Max) | $\mathrm{t}_{\mathrm{CK}}=33.3 \mathrm{~ns}$ | N/A |
|  |  | $\mathrm{t}_{\mathrm{CK}}=30.0 \mathrm{~ns}$ | 3.75 ns |



Figure 14. Synchronous Read/Write-Bus Slave

## ADSP-21065L

Multiprocessor Bus Request and Host Bus Request
Use these specifications for passing of bus mastership between multiprocessing ADSP-21065Ls $\overline{\mathrm{BR}}$ ) or a host processor ( $\overline{\mathrm{HBR}}$, HBG).

| Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: |
| Timing Requirements: |  |  |  |
| $\mathrm{t}_{\text {HBGRCSV }} \quad \overline{\overline{\mathrm{HBG}}}$ Low to $\overline{\mathrm{RD}} / \overline{\mathrm{WR}} / \overline{\mathrm{CS}}$ Valid ${ }^{1}$ |  | $20.0+36$ DT | ns |
| $\mathrm{t}_{\text {SHBRI }} \quad \overline{\mathrm{HBR}}$ Setup Before CLKIN ${ }^{2}$ | $12.0+12 \mathrm{DT}$ |  | ns |
| $\mathrm{t}_{\text {HHBRI }} \quad \underline{\text { HBR }}$ Hold Before CLKIN ${ }^{2}$ |  | $6.0+12 \mathrm{DT}$ | ns |
| $\mathrm{t}_{\text {SHBGI }} \quad \overline{\text { HBG }}$ Setup Before CLKIN | $6.0+8 \mathrm{DT}$ |  | ns |
| $\mathrm{t}_{\text {HHBGI }} \quad \overline{\mathrm{HBG}}$ Hold Before CLKIN High |  | $1.0+8 \mathrm{DT}$ | ns |
| $t_{\text {SBRI }} \quad \overline{\overline{B R} x}, \overline{\mathrm{CPA}}$ Setup Before CLKIN ${ }^{3}$ | $7.0+8 \mathrm{DT}$ |  | ns |
| $\mathrm{t}_{\text {HBRI }} \quad \overline{\mathrm{BR}}, \overline{\mathrm{CPA}}$ Hold Before CLKIN High |  | $1.0+8 \mathrm{DT}$ | ns |
| Switching Characteristics: |  |  |  |
| $\mathrm{t}_{\text {DhbGo }} \quad \overline{\text { HBG }}$ Delay After CLKIN |  | 8.0-2 DT | ns |
| $\mathrm{t}_{\text {Hhbgo }} \quad \overline{\mathrm{HBG}}$ Hold After CLKIN | $1.0-2 \mathrm{DT}$ |  | ns |
| $\mathrm{t}_{\text {DBRO }} \quad \overline{\mathrm{BR}} \times$ Delay After CLKIN |  | 7.0-2 DT | ns |
| $\mathrm{t}_{\text {HBRO }} \quad \overline{\text { BRx }}$ Hold After CLKIN | $1.0-2 \mathrm{DT}$ |  | ns |
| $\mathrm{t}_{\text {DCPAO }} \quad \overline{\text { CPA }}$ Low Delay After CLKIN |  | 11.5-2 DT | ns |
| $\mathrm{t}_{\text {TRCPA }} \quad \overline{\text { CPA }}$ Disable After CLKIN | 1.0-2 DT | 5.5-2 DT | ns |
| $\mathrm{t}_{\text {DRDYCS }} \quad$ REDY (O/D) or (A/D) Low from $\overline{\mathrm{CS}}$ and $\overline{\mathrm{HBR}} \mathrm{Low}^{4}$ |  | 13.0 | ns |
| $\mathrm{t}_{\text {TRDYHG }} \quad$ REDY (O/D) Disable or REDY (A/D) High from $\overline{\mathrm{HBG}}^{4}$ | $44.0+43$ DT |  | ns |
| $\mathrm{t}_{\text {ARDYTR }} \quad$ REDY (A/D) Disable from $\overline{\mathrm{CS}}$ or $\overline{\mathrm{HBR}} \mathrm{High}^{4}$ |  | 10.0 | ns |

## NOTES

${ }^{1}$ For first asynchronous access after $\overline{\mathrm{HBR}}$ and $\overline{\mathrm{CS}}$ asserted, $\mathrm{ADDR}_{23-0}$ must be a nonMMS value $1 / 2 \mathrm{t}_{\mathrm{CK}}$ before $\overline{\mathrm{RD}}$ or $\overline{\mathrm{WR}}$ goes low or by $\mathrm{t}_{\text {HBGRCSV }}$ after $\overline{\mathrm{HBG}}$ goes low. This is easily accomplished by driving an upper address signal high when $\overline{\mathrm{HBG}}$ is asserted. See the Host Processor Control of the ADSP-21065L section of the ADSP-21065L SHARC User's Manual, Second Edition.
${ }^{2}$ Only required for recognition in the current cycle.
${ }^{3} \overline{\mathrm{CPA}}$ assertion must meet the setup to CLKIN; deassertion does not need to meet the setup to CLKIN.
${ }^{4}(O / D)=$ open drain, $(A / D)=$ active drive.


Figure 15. Multiprocessor Bus Request and Host Bus Request

## ADSP-21065L

Asynchronous Read/Write-Host to ADSP-21065L
Use these specifications for asynchronous host processor accesses of an ADSP-21065L, after the host has asserted $\overline{\mathrm{CS}}$ and $\overline{\mathrm{HBR}}$ (low). After the ADSP-21065L returns $\overline{\mathrm{HBG}}$, the host can drive the $\overline{\mathrm{RD}}$ and $\overline{\mathrm{WR}}$ pins to access the ADSP-21065L's IOP registers. $\overline{\mathrm{HBR}}$ and $\overline{\mathrm{HBG}}$ are assumed low for this timing. Writes can occur at a minimum interval of (1/2) $\mathrm{t}_{\mathrm{CK}}$.

| Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: |
| Read Cycle |  |  |  |
| Timing Requirements: |  |  |  |
| $\mathrm{t}_{\text {SADRDL }} \quad$ Address Setup $\overline{\mathrm{CS}}$ Low Before $\overline{\mathrm{RD}}$ Low* | 0.0 |  | ns |
| $\mathrm{t}_{\text {HADRDH }} \quad$ Address Hold/CS Hold Low After $\overline{\mathrm{RD}}$ High | 0.0 |  | ns |
| $\mathrm{t}_{\text {WRWH }} \quad \overline{\mathrm{RD}} / \overline{\mathrm{WR}}$ High Width | 6.0 |  | ns |
| $\mathrm{t}_{\text {DRDHRDY }} \quad \overline{\mathrm{RD}}$ High Delay After REDY (O/D) Disable | 0.0 |  | ns |
| $\mathrm{t}_{\text {DRDHRDY }} \quad \overline{\mathrm{RD}}$ High Delay After REDY (A/D) Disable | 0.0 |  | ns |
| Switching Characteristics: |  |  |  |
| $\mathrm{t}_{\text {sDatrdy }} \quad$ Data Valid Before REDY Disable from Low | 1.5 |  | ns |
| $\mathrm{t}_{\text {DRDYRDL }} \quad$ REDY (O/D) or (A/D) Low Delay After $\overline{\mathrm{RD}}$ Low |  | 13.5 | ns |
| $\mathrm{t}_{\text {RDYPRD }} \quad \mathrm{REDY}(\mathrm{O} / \mathrm{D})$ or (A/D) Low Pulsewidth for Read | 28.0 + DT |  | ns |
| $\mathrm{t}_{\mathrm{HDARWH}} \quad$ Data Disable After RD High | 2.0 | 10.0 | ns |
| Write Cycle |  |  |  |
| Timing Requirements: |  |  |  |
| $\mathrm{t}_{\text {SCSWRL }} \quad \overline{\mathrm{CS}}$ Low Setup Before $\overline{\mathrm{WR}}$ Low | 0.0 |  | ns |
| $\mathrm{t}_{\text {HCswrb }} \quad \overline{\mathrm{CS}}$ Low Hold After WR High | 0.0 |  | ns |
| $\mathrm{t}_{\text {SADWr }} \quad$ Address Setup Before $\overline{\text { WR }}$ High | 5.0 |  | ns |
| $\mathrm{t}_{\text {HADWri }} \quad$ Address Hold After $\overline{\mathrm{WR}}$ High | 2.0 |  | ns |
| $\mathrm{t}_{\text {WWrl }} \quad \overline{\mathrm{WR}}$ Low Width | 7.0 |  | ns |
| $\mathrm{t}_{\text {WRWH }} \quad \overline{\mathrm{RD}} / \overline{\mathrm{WR}}$ High Width | 6.0 |  | ns |
| $\mathrm{t}_{\text {dwrhrdy }}$ WR High Delay After REDY (O/D) or (A/D) Disable | 0.0 |  | ns |
| $\mathrm{t}_{\text {SDATwh }} \quad$ Data Setup Before $\overline{\text { WR }}$ High | 5.0 |  | ns |
| $\mathrm{t}_{\text {HDatwh }} \quad$ Data Hold After WR High | 1.0 |  | ns |
| Switching Characteristics: |  |  |  |
| $\mathrm{t}_{\text {DRDYWRL }} \quad$ REDY (O/D) or (A/D) Low Delay After $\overline{\mathrm{WR}} / \overline{\mathrm{CS}}$ Low |  | 13.5 | ns |
| $\mathrm{t}_{\text {RDYPWR }}$ REDY (O/D) or (A/D) Low Pulsewidth for Write | 7.75 |  | ns |

[^2]

WRITE CYCLE


Figure 16. Asynchronous Read/Write-Host to ADSP-21065L

## ADSP-21065L

Three-State Timing-Bus Master, Bus Slave, $\overline{\text { HBR }}, \overline{\text { SBTS }}$
These specifications show how the memory interface is disabled (stops driving) or enabled (resumes driving) relative to CLKIN and the $\overline{\text { SBTS }}$ pin. This timing is applicable to bus master transition cycles (BTC) and host transition cycles (HTC) as well as the $\overline{\text { SBTS }}$ pin.


## NOTES

${ }^{1}$ Strobes $=\overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \overline{\mathrm{SW}}, \overline{\mathrm{DMAG}}$.
${ }^{2}$ In addition to bus master transition cycles, these specs also apply to bus master and bus slave synchronous read/write.
${ }^{3}$ Memory Interface $=$ Address, $\overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \overline{\mathrm{MS}} \mathrm{x}, \overline{\mathrm{SW}}, \overline{\mathrm{DMAG}} \mathrm{x}, \overline{\mathrm{BMS}}$ (in EPROM boot mode).


Figure 17. Three-State Timing

## ADSP-21065L

## DMA Handshake

These specifications describe the three DMA handshake modes. In all three modes DMAR is used to initiate transfers. For handshake mode, $\overline{\text { DMAG }}$ controls the latching or enabling of data externally. For external handshake mode, the data transfer is controlled by the $\mathrm{ADDR}_{23-0}, \overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \overline{\mathrm{SW}}, \overline{M S}_{3-0}, \mathrm{ACK}$, and $\overline{\mathrm{DMAG}}$ signals. External mode cannot be used for transfers with SDRAM. For Paced Master mode, the data transfer is controlled by $\mathrm{ADDR}_{23-0}, \overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \overline{\mathrm{MS}}_{3-0}$, and ACK (not $\overline{\mathrm{DMAG}}$ ). For Paced Master mode, the Memory Read-Bus Master, Memory Write-Bus Master, and Synchronous Read/Write-Bus Master timing specifications for $\mathrm{ADDR}_{23-0}, \overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \overline{\mathrm{MS}}_{3-0}, \overline{\mathrm{SW}}, \mathrm{DATA}_{31-0}$, and ACK also apply.

| Paramete |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Timing Requirements: |  |  |  |  |
| $\mathrm{t}_{\text {SDRLC }}$ | $\overline{\text { DMAR }}$ x Low Setup Before CLKIN ${ }^{1}$ | 5.0 |  | ns |
| $\mathrm{t}_{\text {SDRHC }}$ | $\overline{\text { DMARx }}$ ( High Setup Before CLKIN ${ }^{1}$ | 5.0 |  | ns |
| $\mathrm{t}_{\text {WDR }}$ | $\overline{\text { DMARx }}$ Width Low (Nonsynchronous) | 6.0 |  | ns |
| $\mathrm{t}_{\text {SDATDGL }}$ | Data Setup After $\overline{\text { DMAG }}$ L Low ${ }^{2}$ |  | $15.0+20 \mathrm{DT}$ | ns |
| $\mathrm{t}_{\text {HDATIDG }}$ | Data Hold After DMAGx High | 0.0 |  | ns |
| $\mathrm{t}_{\text {DATDRH }}$ | Data Valid After DMARx $\mathrm{High}^{2}$ |  | $25.0+14$ DT | ns |
| $\mathrm{t}_{\text {DMARLL }}$ | $\overline{\text { DMARx }}$ Low Edge to Low Edge | $18.0+14$ DT |  | ns |
| $\mathrm{t}_{\text {DMARH }}$ | $\overline{\text { DMARx Width High }}$ | 6.0 |  | ns |
| Switching Characteristics: |  |  |  |  |
| $\mathrm{t}_{\text {DDGL }}$ | $\overline{\text { DMAG }}$ x Low Delay After CLKIN | $14.0+10$ DT | $20.0+10$ DT | ns |
| $\mathrm{t}_{\text {WDGH }}$ | DMAGx High Width | $10.0+12 \mathrm{DT}+\mathrm{HI}$ |  | ns |
| $\mathrm{t}_{\text {WDGL }}$ | $\overline{\text { DMAG }}$ x Low Width | $16.0+20 \mathrm{DT}$ |  | ns |
| $\mathrm{t}_{\text {HDGC }}$ | $\overline{\text { DMAG }}$ x High Delay After CLKIN | 0.0-2 DT | 6.0-2 DT | ns |
| $\mathrm{t}_{\text {DADGH }}$ | Address Select Valid to DMAGx High | $28.0+16$ DT |  | ns |
| $\mathrm{t}_{\text {DDGHA }}$ | Address Select Hold After DMAGx High | -1.0 |  | ns |
| $\mathrm{t}_{\text {VDATDGH }}$ | Data Valid Before DMAGx High ${ }^{3}$ | $16.0+20$ DT |  | ns |
| $\mathrm{t}_{\text {DATRDGH }}$ | Data Disable After DMAGx High ${ }^{4}$ | 0.0 | 4.0 | ns |
| $\mathrm{t}_{\text {DGWRL }}$ | WR Low Before $\overline{\text { DMAGx }}$ Low | $5.0+6 \mathrm{DT}$ | $8.0+6 \mathrm{DT}$ | ns |
| $\mathrm{t}_{\text {dGWRH }}$ | DMAGx Low Before WR High | 18.0 + 19 DT + W |  | ns |
| $\mathrm{t}_{\text {DGWRR }}$ | WR High Before DMAGx High | $0.75+1$ DT | $3.0+1$ DT | ns |
| $\mathrm{t}_{\text {DGRDL }}$ | $\overline{\mathrm{RD}}$ Low Before $\overline{\mathrm{DMAG}} \mathrm{x}$ Low | 5.0 | 8.0 | ns |
| $\mathrm{t}_{\text {DRDGH }}$ | $\overline{\mathrm{RD}}$ Low Before $\overline{\text { DMAG }}$ x High | $24.0+26 \mathrm{DT}+\mathrm{W}$ |  | ns |
| $\mathrm{t}_{\text {DGRDR }}$ | $\overline{\mathrm{RD}}$ High Before DMAGx High | 0.0 | 2.0 | ns |
| $\mathrm{t}_{\text {dGWR }}$ | $\overline{\text { DMAGx }}$ High to $\overline{\mathrm{WR}}$, $\overline{\mathrm{RD}}$ Low | $5.0+6 \mathrm{DT}+\mathrm{HI}$ |  | ns |

$\mathrm{W}=$ (number of wait states specified in WAIT register) $\times \mathrm{t}_{\mathrm{CK}}$.
$\mathrm{HI}=\mathrm{t}_{\mathrm{CK}}$ (if an address hold cycle or bus idle cycle occurs, as specified in WAIT register; otherwise $\mathrm{HI}=0$ ).

## NOTES

${ }^{1}$ Only required for recognition in the current cycle.
${ }^{2}{ }^{\text {tSDATDGL }}$ is the data setup requirement if $\overline{\mathrm{DMAR}} \mathrm{x}$ is not being used to hold off completion of a write. Otherwise, if $\overline{\mathrm{DMAR}} \mathrm{x}$ low holds off completion of the write, the data can be driven $t_{\text {DATDRH }}$ after DMARx is brought high.
${ }^{3} \mathrm{t}_{\text {VDATDGH }}$ is valid if $\overline{\text { DMAR }} \mathrm{x}$ is not being used to hold off completion of a read. If $\overline{\mathrm{DMAR}} \mathrm{x}$ is used to prolong the read, then $\mathrm{t}_{\mathrm{VDATDGH}}=8+9 \mathrm{DT}+\left(\mathrm{n} \times \mathrm{t}_{\mathrm{CK}}\right)$ where $n$ equals the number of extra cycles that the access is prolonged.
${ }^{4}$ See System Hold Time Calculation under Test Conditions for calculation of hold times given capacitive and dc loads.

*"MEMORY READ - BUS MASTER," "MEMORY WRITE - BUS MASTER," AND "SYNCHRONOUS READ/WRITE - BUS MASTER" TIMING SPECIFICATIONS FOR ADDR ${ }_{23-0}, \overline{R D}, \overline{W R}, \overline{S W}, \overline{M S}_{3-0}$, AND ACK ALSO APPLY HERE.

Figure 18. DMA Handshake Timing

## ADSP-21065L

SDRAM Interface-Bus Master
Use these specifications for ADSP-21065L bus master accesses of SDRAM.

| Parameter |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Timing Requirements: |  |  |  |  |
| $\mathrm{t}_{\text {SDSDK }}$ | Data Setup Before SDCLK | 2.0 |  | ns |
| $\mathrm{t}_{\text {HDSDK }}$ | Data Hold After SDCLK | 1.25 |  | ns |
| Switching Characteristics: |  |  |  |  |
| $\mathrm{t}_{\text {DSDK1 }}$ | First SDCLK Rise Delay After CLKIN | $9.0+6 \mathrm{DT}$ | $12.75+6 \mathrm{DT}$ | ns |
| $\mathrm{t}_{\text {DSDK2 }}$ | Second SDCLK Rise Delay After CLKIN | $25.5+22 \mathrm{DT}$ | $29.25+22 \mathrm{DT}$ | ns |
| $\mathrm{t}_{\text {SDK }}$ | SDCLK Period | 16.67 | $\mathrm{t}_{\mathrm{CK}} / 2$ | ns |
| $\mathrm{t}_{\text {SDKH }}$ | SDCLK Width High | $7.5+8$ DT |  | ns |
| $\mathrm{t}_{\text {SDKL }}$ | SDCLK Width Low | $6.5+8 \mathrm{DT}$ |  | ns |
| $\mathrm{t}_{\text {DCADSDK }}$ | Command, Address, Data, Delay After SDCLK ${ }^{1}$ |  | $10.0+5 \mathrm{DT}$ | ns |
| $\mathrm{t}_{\text {HCADSDK }}$ | Command, Address, Data, Hold After SDCLK ${ }^{1}$ | $4.5+5 \mathrm{DT}$ |  | ns |
| $\mathrm{t}_{\text {SDTRSDK }}$ | Data Three-State After SDCLK |  | $9.5+5 \mathrm{DT}$ | ns |
| $\mathrm{t}_{\text {SDENSDK }}$ | Data Enable After SDCLK ${ }^{2}$ | $6.0+5 \mathrm{DT}$ |  | ns |
| $\mathrm{t}_{\text {SDCTR }}$ | SDCLK, Command Three-State After CLKIN ${ }^{1}$ | $5.0+3 \mathrm{DT}$ | $9.75+3 \mathrm{DT}$ | ns |
| $\mathrm{t}_{\text {SDCEN }}$ | SDCLK, Command Enable After CLKIN ${ }^{1}$ | $5.0+2 \mathrm{DT}$ | $10.0+2 \mathrm{DT}$ | ns |
| $\mathrm{t}_{\text {SDATR }}$ | Address Three-State After CLKIN | -1.0-4 DT | $3.0-4 \mathrm{DT}$ | ns |
| $\mathrm{t}_{\text {SDAEN }}$ | Address Enable After CLKIN | 1.0-2 DT | 7.0-2 DT | ns |

## NOTES

${ }^{1}$ Command $=$ SDCKE, $\overline{M S} x, \overline{R A S}, \overline{C A S}, \overline{\text { SDWE }}, ~ D Q M$, and SDA10.
${ }^{2}$ SDRAM controller adds one SDRAM CLK three-stated cycle delay ( $\mathrm{t}_{\mathrm{CK}} / 2$ ) on a Read followed by a Write.

## SDRAM Interface-Bus Slave

These timing requirements allow a bus slave to sample the bus master's SDRAM command and detect when a refresh occurs.

| Parameter | Min | Max | Unit |
| :--- | :--- | :--- | :---: |
| Timing Requirements: |  |  |  |
| $\mathrm{t}_{\text {SSDKC1 }}$ | First SDCLK Rise After CLKIN | $6.50+16 \mathrm{DT}$ | $17.5+16 \mathrm{DT}$ |
| $\mathrm{t}_{\text {SSDKC } 2}$ | Second SDCLK Rise After CLKIN | 23.25 | ns |
| $\mathrm{t}_{\text {SCSDK }}$ | Command Setup Before SDCLK* | 0.0 | 34.25 |
| $\mathrm{t}_{\text {HCSDK }}$ | Command Hold After SDCLK* | 2.0 | ns |

NOTE
*Command $=$ SDCKE $, \overline{\text { RAS }}, \overline{\text { CAS }}$, and $\overline{\text { SDWE. }}$


NOTES
${ }^{1}$ COMMAND = SDCKE, MSx, RAS, CAS, SDWE, DQM, AND SDA10.
${ }^{2}$ SDRAM CONTROLLER ADDS ONE SDRAM CLK THREE-STATED CYCLE DELAY ( $\mathrm{t}_{\mathrm{CK}} / 2$ ) ON A READ FOLLOWED BY A WRITE.
Figure 19. SDRAM Interface

Serial Ports

| Parameter |  |
| :--- | :--- |
| External Clock |  |
| Timing Requirements: |  |
| $\mathrm{t}_{\text {SFSE }}$ | TFS/RFS Setup Before TCLK/RCLK |
| $\mathrm{t}_{\mathrm{HFSE}}$ | TFS/RFS Hold After TCLK/RCLK |
| $\mathrm{t}_{\text {SDRE }}$ | Receive Data Setup Before RCLK $^{1}$ |
| $\mathrm{t}_{\text {HDRE }}$ | Receive Data Hold After RCLK |

Internal Clock
Timing Requirements:

| $\mathrm{t}_{\text {SFSI }}$ | TFS Setup Before TCLK ${ }^{2} ;$ RFS Setup ${\text { Before } \text { RCLK }^{1}}^{\mathrm{t}_{\text {HFSI }}}$ |
| :--- | :--- |
| $\mathrm{t}_{\text {SDRI }}$ | TFS/RFS Hold After TCLK/RCLK |
| $\mathrm{t}_{\text {HDRI }}$ | Receive Data Setup Before RCLK |
|  | Receive Data Hold After RCLK |

## External or Internal Clock

Switching Characteristics:
$\mathrm{t}_{\mathrm{DFSE}} \quad$ RFS Delay After RCLK (Internally Generated RFS) ${ }^{2}$
$\mathrm{t}_{\text {HOFSE }} \quad$ RFS Hold After RCLK (Internally Generated RFS) ${ }^{2}$

## External Clock

Switching Characteristics:

| $\mathrm{t}_{\text {DFSE }}$ | TFS Delay After TCLK (Internally Generated TFS) ${ }^{2}$ |
| :---: | :---: |
| $\mathrm{t}_{\text {HOFSE }}$ | TFS Hold After TCLK (Internally Generated TFS) ${ }^{2}$ |
| $\mathrm{t}_{\text {DDTE }}$ | Transmit Data Delay After TCLK ${ }^{2}$ |
| $\mathrm{t}_{\text {HDTE }}$ | Transmit Data Hold After TCLK ${ }^{2}$ |
| Internal Clock |  |
| Switching Characteristics: |  |
| $\mathrm{t}_{\text {DFSI }}$ | TFS Delay After TCLK (Internally Generated TFS) ${ }^{2}$ |
| $\mathrm{t}_{\text {HOFSI }}$ | TFS Hold After TCLK (Internally Generated TFS) ${ }^{2}$ |
| $\mathrm{t}_{\text {DDTI }}$ | Transmit Data Delay After TCLK ${ }^{2}$ |
| $\mathrm{t}_{\text {HDTI }}$ | Transmit Data Hold After TCLK ${ }^{2}$ |
|  | TCLK/RCLK Width |

Enable and Three-State
Switching Characteristics:
$t_{\text {DTENE }} \quad$ Data Enable from External TCLK ${ }^{2}$
$t_{\text {DDTte }} \quad$ Data Disable from External RCLK ${ }^{2}$
$\mathrm{t}_{\text {DTENI }} \quad$ Data Enable from Internal TCLK ${ }^{2}$
$\mathrm{t}_{\text {DDTTI }} \quad$ Data Disable from Internal TCLK ${ }^{2}$
$t_{\text {DCLK }} \quad$ TCLK/RCLK Delay from CLKIN
$t_{\text {DPTR }} \quad$ SPORT Disable After CLKIN

## External Late Frame Sync

$t_{\text {DDtLFSE }} \quad$ Data Delay from Late External TFS or External RFS with $\mathrm{MCE}=1, \mathrm{MFD}=0^{3,4}$
$\mathrm{t}_{\text {DTENLFSE }} \quad$ Data Enable from late FS or $\mathrm{MCE}=1, \mathrm{MFD}=0^{3,4}$
$\mathrm{t}_{\text {DDTLSCK }} \quad$ Data Delay from TCLK/RCLK for Late External
TFS or External RFS with $\mathrm{MCE}=1, \mathrm{MFD}=0^{3,4}$
$t_{\text {DTENLSCK }} \quad$ Data Enable from RCLK/TCLK for Late External FS or $\mathrm{MCE}=1, \mathrm{MFD}=0^{3,4}$

| Min | Max | Unit |
| :---: | :---: | :---: |
| 4.0 |  | ns |
| 4.0 |  | ns |
| 1.5 |  | ns |
| 4.0 |  | ns |
| 9.0 |  | ns |
| $\mathrm{t}_{\mathrm{CK}}$ |  | ns |
| 8.0 |  | ns |
| 1.0 |  | ns |
| 3.0 |  | ns |
| 3.0 |  | ns |
|  | 13.0 | ns |
| 3.0 |  | ns |
|  | 13.0 | ns |
| 3.0 |  | ns |
|  | 12.5 | ns |
| 4.0 |  | ns |
|  | 4.5 | ns |
| -1.5 |  | ns |
|  | 7.5 | ns |
| 0.0 |  | ns |
| $\left(\mathrm{t}_{\text {SCLK }} / 2\right)-2.5$ | $\left(\mathrm{t}_{\text {SCLK }} / 2\right)+2.5$ | ns |
| 5.0 |  | ns |
|  | 10.0 | ns |
| 0.0 |  | ns |
|  | 3.0 | ns |
|  | $18.0+6 \mathrm{DT}$ | ns |
|  | 14.0 | ns |
|  | 10.5 | ns |
| 3.5 |  | ns |
|  | 12.0 | ns |
| 4.5 |  | ns |

## NOTES

To determine whether communication is possible between two devices at clock speed $n$, the following specifications must be confirmed: 1) frame sync delay and frame sync setup-and-hold, 2) data delay and data setup-and-hold, and 3) SCLK width.
${ }^{1}$ Referenced to sample edge.
${ }^{2}$ Referenced to drive edge.
${ }^{3} \mathrm{MCE}=1$, TFS enable and TFS valid follow $\mathrm{t}_{\text {DDTENFS }}$ and $\mathrm{t}_{\text {DDTLFSE }}$.
${ }^{4}$ If external RFS/TFS setup to RCLK/TCLK $>\mathrm{t}_{\text {SCLK }} / 2$ then $\mathrm{t}_{\text {DDTLSCK }}$ and $\mathrm{t}_{\text {DTENLSCK }}$ apply; otherwise $\mathrm{t}_{\text {DDTLFSE }}$ and $\mathrm{t}_{\text {DTENLFS }}$ apply.
*Word selected timing for $I^{2}$ S mode is the same as TFS/RFS timing (normal framing only).


NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF RCLK, TCLK CAN BE USED AS THE ACTIVE SAMPLING EDGE.


NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF RCLK OR TCLK CAN BE USED AS THE ACTIVE SAMPLING EDGE.


Figure 20. Serial Ports

EXTERNAL RFS with MCE $=1, M F D=0$


LATE EXTERNAL TFS


Figure 21. External Late Frame Sync (Frame Sync Setup < $t_{S C L K} / 2$ )


LATE EXTERNAL TFS


Figure 22. External Late Frame Sync (Frame Sync Setup $>t_{S C L K} / 2$ )

## JTAG Test Access Port and Emulation

| Parameter | Min | Max | Unit |
| :---: | :---: | :---: | :---: |
| Timing Requirements: |  |  |  |
| $\mathrm{t}_{\text {TCK }} \quad$ TCK Period | $\mathrm{t}_{\mathrm{CK}}$ |  | ns |
| $\mathrm{t}_{\text {STAP }} \quad$ TDI, TMS Setup Before TCK High | 3.0 |  | ns |
| $\mathrm{t}_{\text {HTAP }}$ TDI, TMS Hold After TCK High | 3.0 |  | ns |
| $\mathrm{t}_{\text {ssys }} \quad$ System Inputs Setup Before TCK Low ${ }^{1}$ | 7.0 |  | ns |
| $\mathrm{t}_{\text {HSYS }} \quad$ System Inputs Hold After TCK Low ${ }^{1}$ | 12.0 |  | ns |
| $\mathrm{t}_{\text {TRSTW }} \quad$ TRST Pulsewidth | $4 \mathrm{t}_{\mathrm{CK}}$ |  | ns |
| Switching Characteristics: |  |  |  |
| $\mathrm{t}_{\text {DTDO }} \quad$ TDO Delay from TCK Low |  | 11.0 | ns |
| $\mathrm{t}_{\mathrm{DSYs}} \quad$ System Outputs Delay After TCK Low ${ }^{2}$ |  | 15.0 | ns |

## NOTES

${ }^{1}$ System Inputs $=\mathrm{DATA}_{31-0}, \mathrm{ADDR}_{23-0}, \overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \mathrm{ACK}, \overline{\mathrm{SBTS}}, \overline{\mathrm{SW}}, \overline{\mathrm{HBR}}, \overline{\mathrm{HBG}}, \overline{\mathrm{CS}}, \overline{\mathrm{DMAR}}_{1}, \overline{\mathrm{DMAR}}_{2}, \overline{\mathrm{BR}}_{2-1}, \mathrm{ID}_{1-0}, \overline{\mathrm{IRQ}}_{2-0}, \mathrm{FLAG}_{11-0}, \mathrm{DR} 0 \mathrm{x}, \mathrm{DR} 1 \mathrm{x}, \mathrm{TCLK} 0$, TCLK1, RCLK0, RCLK1, TFS0, TFS1, RFS0, RFS1, BSEL, $\overline{\mathrm{BMS}}$, CLKIN, $\overline{\mathrm{RESET}}, \mathrm{SDCLK}, \overline{\mathrm{RAS}}, \overline{\mathrm{CAS}}$, $\overline{\text { SDWE, SDCKE, PWM_EVENTx. }}$
${ }^{2}$ System Outputs $=\mathrm{DATA}_{31-0}, \mathrm{ADDR}_{23-0}, \mathrm{MS}_{3-0}, \overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \mathrm{ACK}, \overline{\mathrm{SW}}, \overline{\mathrm{HBG}}$, REDY, DMAG1, DMAG2, $\overline{\mathrm{BR}}_{2-1}, \overline{\mathrm{CPA}}, \mathrm{FLAG}_{11-0}$, PWM_EVENTx$, ~ D T 0 x, ~ D T 1 x, ~$ TCLK0, TCLK1, RCLK0, RCLK1, TFS0, TFS1, RFS0, RFS1, $\overline{\mathrm{BMS}}, \mathrm{SDCLK} 0, ~ S D C L K 1, ~ D Q M, ~ S D A 10, ~ \overline{R A S}, \overline{\mathrm{CAS}}, \overline{\mathrm{SDWE}}, \mathrm{SDCKE}, \mathrm{BM}, \mathrm{XTAL}$.


Figure 23. JTAG Test Access Port and Emulation

## OUTPUT DRIVE CURRENT



Figure 24. Typical Drive Currents

## TEST CONDITIONS

## Output Disable Time

Output pins are considered to be disabled when they stop driving, go into a high impedance state, and start to decay from their output high or low voltage. The time for the voltage on the bus to decay by $\Delta \mathrm{V}$ is dependent on the capacitive load, $\mathrm{C}_{\mathrm{L}}$ and the load current, $\mathrm{I}_{\mathrm{L}}$. This decay time can be approximated by the following equation:

$$
t_{D E C A Y}=\frac{C_{L} \times \Delta V}{I_{L}}
$$

The output disable time $t_{\text {DIS }}$ is the difference between $t_{\text {MEASURED }}$ and $t_{\text {decay }}$ as shown in Figure 26. The time $t_{\text {measured }}$ is the interval from when the reference signal switches to when the output voltage decays $\Delta \mathrm{V}$ from the measured output high or output low voltage. $t_{\text {DECAY }}$ is calculated with test loads $\mathrm{C}_{\mathrm{L}}$ and $\mathrm{I}_{\mathrm{L}}$, and with $\Delta \mathrm{V}$ equal to 0.5 V .

## Output Enable Time

Output pins are considered to be enabled when they have made a transition from a high impedance state to when they start driving. The output enable time $t_{\text {ENA }}$ is the interval from when a reference signal reaches a high or low voltage level to when the output has reached a specified high or low trip point, as shown in the Output Enable/Disable diagram. If multiple pins (such as the data bus) are enabled, the measurement value is that of the first pin to start driving.

## Example System Hold Time Calculation

To determine the data output hold time in a particular system, first calculate $t_{\text {DECAY }}$ using the equation given above. Choose $\Delta \mathrm{V}$ to be the difference between the ADSP-21065L's output voltage and the input threshold for the device requiring the hold time. A typical $\Delta \mathrm{V}$ will be $0.4 \mathrm{~V} . \mathrm{C}_{\mathrm{L}}$ is the total bus capacitance (per data line), and $\mathrm{I}_{\mathrm{L}}$ is the total leakage or three-state current (per data line). The hold time will be $t_{\text {DECAY }}$ plus the minimum disable time (i.e., $t_{\text {DATRWH }}$ for the write cycle).


Figure 25. Output Enable


Figure 26. Equivalent Device Loading for AC Measurements (Includes All Fixtures)


Figure 27. Voltage Reference Levels for AC Measurements (Except Output Enable/Disable)

## Capacitive Loading

Output delays and holds are based on standard capacitive loads: 50 pF on all pins. The delay and hold specifications given should be derated by a factor of $1.8 \mathrm{~ns} / 50 \mathrm{pF}$ for loads other than the nominal value of 50 pF . Figure 28 and Figure 29 show how output rise time varies with capacitance. Figure 30 shows graphically how output delays and hold vary with load capacitance. (Note that this graph or derating does not apply to output disable delays; see the previous section Output Disable time under Test Conditions.) The graphs of Figure 28, Figure 29, and Figure 30 may not be linear outside the ranges shown.


Figure 28. Typical Rise and Fall Time (10\%-90\% VDD


Figure 29. Typical Rise and Fall Time (0.8 V-2.0 V)


Figure 30. Typical Output Delay or Hold

## ADSP-21065L

## POWER DISSIPATION

Total power dissipation has two components: one due to internal circuitry and one due to the switching of external output drivers. Internal power dissipation depends on the sequence in which instructions execute and the data operands involved. See $\mathrm{I}_{\text {DDIN }}$ calculation in Electrical Characteristics section. Internal power dissipation is calculated this way:

$$
P_{I N T}=I_{D D I N} \times V_{D D}
$$

The external component of total power dissipation is caused by the switching of output pins. Its magnitude depends on:

- the number of output pins that switch during each cycle (O)
- the maximum frequency at which the pins can switch (f)
- the load capacitance of the pins (C)
- the voltage swing of the pins ( $\mathrm{V}_{\mathrm{DD}}$ ).

The external component is calculated using:

$$
P_{E X T}=O \times C \times V_{D D}^{2} \times f
$$

The load capacitance should include the processor's package capacitance $\left(\mathrm{C}_{\mathrm{IN}}\right)$. The frequency f includes driving the load high and then back low. Address and data pins can drive high and low at a maximum rate of $1 / \mathrm{t}_{\mathrm{CK}}$ while in SDRAM burst mode.

## Example:

Estimate $\mathrm{P}_{\mathrm{EXT}}$ with the following assumptions:

- a system with one bank of external memory (32-bit)
- two $1 M \times 16$ SDRAM chips, each with a control signal load of 3 pF and a data signal load of 4 pF
- external data writes occur in burst mode, two every $1 / \mathrm{t}_{\mathrm{CK}}$ cycles, a potential frequency of $1 / \mathrm{t}_{\mathrm{CK}}$ cycles/s. Assume $50 \%$ pin switching
- the external SDRAM clock rate is $60 \mathrm{MHz}\left(2 / \mathrm{t}_{\mathrm{CK}}\right)$.

The $\mathrm{P}_{\text {EXT }}$ equation is calculated for each class of pins that can drive:

Table V. External Power Calculations

| Pin <br> Type | \# of <br> Pins | \% <br> Switching | $\times \mathbf{C}$ | $\times \mathbf{f}$ | $\times \mathbf{V}_{\text {DD }}{ }^{2}$ | $=\mathbf{P}_{\text {EXT }}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Address | 11 | 50 | $\times 10.7$ | $\times 30 \mathrm{MHz}$ | $\times 10.9 \mathrm{~V}$ | $=0.019 \mathrm{~W}$ |
| $\overline{\mathrm{MS}}_{0}$ | 1 | 0 | $\times 10.7$ | - | $\times 10.9 \mathrm{~V}$ | $=0.000 \mathrm{~W}$ |
| $\overline{\text { SDWE }}^{\text {Data }}$ | 1 | 0 | $\times 10.7$ | - | $\times 10.9 \mathrm{~V}$ | $=0.000 \mathrm{~W}$ |
| SDRAM CLK | 32 | 50 | $\times 7.7$ | $\times 30 \mathrm{MHz}$ | $\times 10.9 \mathrm{~V}$ | $=0.042 \mathrm{~W}$ |

$\mathrm{P}_{\mathrm{EXT}}=0.068 \mathrm{~W}$

A typical power consumption can now be calculated for these conditions by adding a typical internal power dissipation. ( $\mathrm{I}_{\text {DDIN }}$ see calculation in Electrical Characteristics section):

$$
P_{T O T A L}=P_{E X T}+\left(I_{D D I N} \times V_{D D}\right)
$$

Note that the conditions causing a worst-case $P_{\text {EXT }}$ differ from those causing a worst-case $\mathrm{P}_{\text {INT }}$. Maximum $\mathrm{P}_{\text {INT }}$ cannot occur while $100 \%$ of the output pins are switching from all ones (1s) to all zeros (0s). Note also that it is not common for an application to have $100 \%$ or even $50 \%$ of the outputs switching simultaneously.

## ENVIRONMENTAL CONDITIONS

## Thermal Characteristics

The ADSP-21065L is offered in a 208 -lead MQFP and a 196ball Mini-BGA package.
The ADSP-21065L is specified for a case temperature ( $\mathrm{T}_{\text {CASE }}$ ). To ensure that $\mathrm{T}_{\text {CASE }}$ is not exceeded, an air flow source may be used.

$$
T_{C A S E}=T_{A M B}+\left(P D \times \theta_{C A}\right)
$$

$T_{C A S E}=$ Case temperature (measured on top surface of package)
$P D=$ Power Dissipation in W (this value depends upon the specific application; a method for calculating PD is shown under Power Dissipation)
$\theta_{J C}=7.1^{\circ} \mathrm{C} / \mathrm{W}$ for 208-lead MQFP
$\theta_{J C}=5.1^{\circ} \mathrm{C} / \mathrm{W}$ for 196 -ball Mini-BGA

## Airflow

Table VI. Thermal Characteristics (208-Lead MQFP)

| (Linear Ft./Min.) | $\mathbf{0}$ | $\mathbf{1 0 0}$ | $\mathbf{2 0 0}$ | $\mathbf{4 0 0}$ | $\mathbf{6 0 0}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $\theta_{\mathrm{CA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | 24 | 20 | 19 | 17 | 13 |

Table VII. 196-Ball Mini-BGA

| (Linear Ft./Min.) | $\mathbf{0}$ | $\mathbf{2 0 0}$ | $\mathbf{4 0 0}$ |
| :--- | :--- | :--- | :--- |
| $\theta_{\mathrm{CA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | 38 | 29 | 23 |

208-LEAD MQFP PIN CONFIGURATION

| $\begin{aligned} & \text { Pin } \\ & \text { No. } \end{aligned}$ | Pin <br> Name | $\begin{aligned} & \text { Pin } \\ & \text { No. } \end{aligned}$ | Pin Name | $\begin{aligned} & \text { Pin } \\ & \text { No. } \end{aligned}$ | Pin <br> Name | Pin <br> No. | Pin <br> Name | $\begin{aligned} & \text { Pin } \\ & \text { No. } \end{aligned}$ | Pin Name |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | VDD | 43 | $\overline{\text { CAS }}$ | 85 | VDD | 127 | DATA28 | 169 | ADDR17 |
| 2 | RFS0 | 44 | SDWE | 86 | DATA3 | 128 | DATA29 | 170 | ADDR16 |
| 3 | GND | 45 | VDD | 87 | DATA4 | 129 | GND | 171 | ADDR15 |
| 4 | RCLK0 | 46 | DQM | 88 | DATA5 | 130 | VDD | 172 | VDD |
| 5 | DR0A | 47 | SDCKE | 89 | GND | 131 | VDD | 173 | ADDR14 |
| 6 | DR0B | 48 | SDA10 | 90 | DATA6 | 132 | DATA30 | 174 | ADDR13 |
| 7 | TFS0 | 49 | GND | 91 | DATA7 | 133 | DATA31 | 175 | ADDR12 |
| 8 | TCLK0 | 50 | DMAG1 | 92 | DATA8 | 134 | FLAG7 | 176 | VDD |
| 9 | VDD | 51 | $\overline{\text { DMAG } 2}$ | 93 | VDD | 135 | GND | 177 | GND |
| 10 | GND | 52 | $\overline{\mathrm{HBG}}$ | 94 | GND | 136 | FLAG6 | 178 | ADDR11 |
| 11 | DT0A | 53 | BMSTR | 95 | VDD | 137 | FLAG5 | 179 | ADDR10 |
| 12 | DT0B | 54 | VDD | 96 | DATA9 | 138 | FLAG4 | 180 | ADDR9 |
| 13 | RFS1 | 55 | $\overline{\mathrm{CS}}$ | 97 | DATA10 | 139 | GND | 181 | GND |
| 14 | GND | 56 | $\overline{\text { SBTS }}$ | 98 | DATA11 | 140 | VDD | 182 | VDD |
| 15 | RCLK1 | 57 | GND | 99 | GND | 141 | VDD | 183 | ADDR8 |
| 16 | DR1A | 58 | WR | 100 | DATA12 | 142 | NC | 184 | ADDR7 |
| 17 | DR1B | 59 | $\overline{\mathrm{RD}}$ | 101 | DATA13 | 143 | ID1 | 185 | ADDR6 |
| 18 | TFS1 | 60 | GND | 102 | NC | 144 | ID0 | 186 | GND |
| 19 | TCLK1 | 61 | VDD | 103 | NC | 145 | EMU | 187 | GND |
| 20 | VDD | 62 | GND | 104 | DATA14 | 146 | TDO | 188 | ADDR5 |
| 21 | VDD | 63 | REDY | 105 | VDD | 147 | TRST | 189 | ADDR4 |
| 22 | DT1A | 64 | SW | 106 | GND | 148 | TDI | 190 | ADDR3 |
| 23 | DT1B | 65 | $\overline{\text { CPA }}$ | 107 | DATA15 | 149 | TMS | 191 | VDD |
| 24 | PWM_EVENT1 | 66 | VDD | 108 | DATA16 | 150 | GND | 192 | VDD |
| 25 | GND | 67 | VDD | 109 | DATA17 | 151 | TCK | 193 | ADDR2 |
| 26 | PWM_EVENT0 | 68 | GND | 110 | VDD | 152 | BSEL | 194 | ADDR1 |
| 27 | $\overline{\text { BR1 }}$ | 69 | ACK | 111 | DATA18 | 153 | $\overline{\text { BMS }}$ | 195 | ADDR0 |
| 28 | $\overline{\mathrm{BR} 2}$ | 70 | $\overline{\mathrm{MS}} 0$ | 112 | DATA19 | 154 | GND | 196 | GND |
| 29 | VDD | 71 | $\overline{\mathrm{MS}} 1$ | 113 | DATA20 | 155 | GND | 197 | FLAG0 |
| 30 | CLKIN | 72 | GND | 114 | GND | 156 | VDD | 198 | FLAG1 |
| 31 | XTAL | 73 | GND | 115 | NC | 157 | RESET | 199 | FLAG2 |
| 32 | VDD | 74 | $\overline{\mathrm{MS}} 2$ | 116 | DATA21 | 158 | VDD | 200 | VDD |
| 33 | GND | 75 | MS3 | 117 | DATA22 | 159 | GND | 201 | FLAG3 |
| 34 | SDCLK1 | 76 | FLAG11 | 118 | DATA23 | 160 | ADDR23 | 202 | NC |
| 35 | GND | 77 | VDD | 119 | GND | 161 | ADDR22 | 203 | NC |
| 36 | VDD | 78 | FLAG10 | 120 | VDD | 162 | ADDR21 | 204 | GND |
| 37 | SDCLK0 | 79 | FLAG9 | 121 | DATA24 | 163 | VDD | 205 | $\overline{\text { IRQ0 }}$ |
| 38 | DMAR 1 | 80 | FLAG8 | 122 | DATA25 | 164 | ADDR20 | 206 | IRQ1 |
| 39 | $\overline{\text { DMAR } 2}$ | 81 | GND | 123 | DATA26 | 165 | ADDR19 | 207 | $\overline{\text { IRQ2 }}$ |
| 40 | $\overline{\mathrm{HBR}}$ | 82 | DATA0 | 124 | VDD | 166 | ADDR18 | 208 | NC |
| 41 | GND | 83 | DATA1 | 125 | GND | 167 | GND |  |  |
| 42 | $\overline{\text { RAS }}$ | 84 | DATA2 | 126 | DATA27 | 168 | GND |  |  |



NC = NO CONNECT

## OUTLINE DIMENSIONS

## 208-Lead Metric Quad Flat Package [MQFP]

(S-208-2)
Dimensions shown in millimeters


196-BALL MINI-BGA PIN CONFIGURATION

| Ball \# | Name | Ball \# | Name | Ball \# | Name | Ball \# | Name | Ball \# | Name |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A1 | NC1 | B1 | DR0A | C1 | TCLK0 | D1 | RCLK1 | E1 | TFS1 |
| A2 | NC2 | B2 | RFS0 | C2 | RCLK0 | D2 | TFS0 | E2 | DT0B |
| A3 | FLAG2 | B3 | $\overline{\text { IRQ0 }}$ | C3 | $\overline{\text { IRQ2 }}$ | D3 | DR0B | E3 | DT0A |
| A4 | ADDR0 | B4 | FLAG0 | C4 | FLAG3 | D4 | $\overline{\text { IRQ1 }}$ | E4 | RFS1 |
| A5 | ADDR3 | B5 | ADDR2 | C5 | ADDR1 | D5 | FLAG1 | E5 | VDD |
| A6 | ADDR6 | B6 | ADDR5 | C6 | ADDR4 | D6 | VDD | E6 | GND |
| A7 | ADDR7 | B7 | ADDR9 | C7 | ADDR10 | D7 | VDD | E7 | GND |
| A8 | ADDR8 | B8 | ADDR12 | C8 | ADDR13 | D8 | VDD | E8 | GND |
| A9 | ADDR11 | B9 | ADDR15 | C9 | ADDR16 | D9 | VDD | E9 | GND |
| A10 | ADDR14 | B10 | ADDR19 | C10 | ADDR20 | D10 | VDD | E10 | VDD |
| A11 | ADDR17 | B11 | ADDR21 | C11 | ADDR22 | D11 | BMS | E11 | ID0 |
| A12 | ADDR18 | B12 | ADDR23 | C12 | RESET | D12 | TMS | E12 | TDI |
| A13 | NC8 | B13 | GND | C13 | BSEL | D13 | TRST | E13 | ID1 |
| A14 | NC7 | B14 | TCK | C14 | TDO | D14 | EMU | E14 | FLAG4 |
| F1 | TCLK1 | G1 | $\begin{aligned} & \text { PWM } \\ & \text { EVENT1 } \end{aligned}$ | H1 | $\begin{aligned} & \text { PWM_ } \\ & \text { EVENT0 } \end{aligned}$ | J1 | CLKIN | K1 | $\overline{\text { DMAR1 }}$ |
| F2 | DR1B | G2 | DT1B | H2 | $\overline{\mathrm{BR1}}$ | J2 | XTAL | K2 | SDCLK0 |
| F3 | DR1A | G3 | DT1A | H3 | $\overline{\mathrm{BR} 2}$ | J3 | SDCLK1 | K3 | HBR |
| F4 | VDD | G4 | VDD | H4 | VDD | J4 | VDD | K4 | $\overline{\text { SDWE }}$ |
| F5 | GND | G5 | GND | H5 | GND | J5 | GND | K5 | VDD |
| F6 | GND | G6 | GND | H6 | GND | J6 | GND | K6 | GND |
| F7 | GND | G7 | GND | H7 | GND | J7 | GND | K7 | GND |
| F8 | GND | G8 | GND | H8 | GND | J8 | GND | K8 | GND |
| F9 | GND | G9 | GND | H9 | GND | J9 | GND | K9 | GND |
| F10 | GND | G10 | GND | H10 | GND | J10 | GND | K10 | VDD |
| F11 | VDD | G11 | VDD | H11 | VDD | J11 | VDD | K11 | DATA19 |
| F12 | FLAG6 | G12 | DATA31 | H12 | DATA28 | J12 | DATA24 | K12 | DATA21 |
| F13 | FLAG5 | G13 | DATA30 | H13 | DATA27 | J13 | DATA25 | K13 | DATA20 |
| F14 | FLAG7 | G14 | DATA29 | H14 | DATA26 | J14 | DATA23 | K14 | DATA22 |
| L1 | $\overline{\text { DMAR2 }}$ | M1 | $\overline{\text { RAS }}$ | N1 | DQM | P1 | NC3 |  |  |
| L2 | $\overline{\mathrm{CAS}}$ | M2 | SDCKE | N2 | $\overline{\mathrm{HBG}}$ | P2 | NC4 |  |  |
| L3 | SDA10 | M3 | DMAG1 | N3 | BMSTR | P3 | GND |  |  |
| L4 | $\overline{\text { DMAG2 }}$ | M4 | $\overline{\mathrm{CS}}$ | N4 | $\overline{\text { SBTS }}$ | P4 | WR |  |  |
| L5 | VDD | M5 | $\overline{\mathrm{RD}}$ | N5 | REDY | P5 | SW |  |  |
| L6 | VDD | M6 | $\overline{\mathrm{CPA}}$ | N6 | GND | P6 | $\overline{\mathrm{MS} 0}$ |  |  |
| L7 | VDD | M7 | ACK | N7 | $\overline{\mathrm{MS} 1}$ | P7 | $\overline{\text { MS2 }}$ |  |  |
| L8 | VDD | M8 | FLAG10 | N8 | FLAG11 | P8 | MS3 |  |  |
| L9 | VDD | M9 | DATA2 | N9 | DATA1 | P9 | FLAG9 |  |  |
| L10 | DATA8 | M10 | DATA5 | N10 | DATA4 | P10 | FLAG8 |  |  |
| L11 | DATA13 | M11 | DATA9 | N11 | DATA7 | P11 | DATA0 |  |  |
| L12 | DATA16 | M12 | DATA12 | N12 | DATA10 | P12 | DATA3 |  |  |
| L13 | DATA17 | M13 | DATA14 | N13 | DATA11 | P13 | DATA6 |  |  |
| L14 | DATA18 | M14 | DATA15 | N14 | NC6 | P14 | NC5 |  |  |

196-BALL MINI-BGA PIN CONFIGURATION

| 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NC7 | NC8 | ADDR18 | ADDR17 | ADDR14 | ADDR11 | ADDR8 | ADDR7 | ADDR6 | ADDR3 | ADDRo | FLAG2 | NC2 | NC1 | A |
| TCK | GND | ADDR23 | ADDR21 | ADDR19 | ADDR15 | ADDR12 | ADDR9 | ADDR5 | ADDR2 | FLAGO | $\overline{\text { IRQO }}$ | RFSO | DROA | B |
| TDO | BSEL | $\overline{\text { RESET }}$ | ADDR22 | ADDR20 | ADDR16 | ADDR13 | ADDR10 | ADDR4 | ADDR1 | FLAG3 | $\overline{\text { IRQ2 }}$ | RCLK0 | TCLKo | C |
| EMU | $\overline{\text { TRST }}$ | TMS | $\overline{\text { BMS }}$ | VDD | VDD | VDD | VDD | VDD | FLAG1 | $\overline{\text { IRQ1 }}$ | DROB | TFSO | RCLK1 | D |
| FLAG4 | ID1 | TDI | IDO | VDD | GND | GND | GND | GND | VDD | RFS1 | DTOA | DTOB | TFS1 | E |
| FLAG7 | FLAG5 | FLAG6 | VDD | GND | GND | GND | GND | GND | GND | VDD | DR1A | DR1B | TCLK1 | F |
| DATA29 | DATA30 | DATA31 | VDD | GND | GND | GND | GND | GND | GND | VDD | DT1A | DT1B | PWM <br> EVENT1 | G |
| DATA26 | DATA27 | DATA28 | VDD | GND | GND | GND | GND | GND | GND | VDD | $\overline{\text { BR2 }}$ | $\overline{\text { BR1 }}$ | PWM EVENTO | H |
| DATA23 | DATA25 | DATA24 | VDD | GND | GND | GND | GND | GND | GND | vDD | SDCLK1 | XtaL | CLKIN | J |
| DATA22 | DATA20 | DATA21 | DATA19 | vDD | GND | GND | GND | GND | vDD | $\overline{\text { SDWE }}$ | $\overline{\text { HBR }}$ | SDCLK0 | $\overline{\text { DMAR1 }}$ | K |
| DATA18 | DATA17 | DATA16 | DATA13 | DATA8 | VDD | VDD | VDD | vDD | vDD | $\overline{\text { DMAG2 }}$ | SDA10 | $\overline{\text { CAS }}$ | $\overline{\text { DMAR2 }}$ | L |
| DATA15 | DATA14 | DATA12 | DATA9 | DATA5 | DATA2 | FLAG10 | ACK | $\overline{\text { CPA }}$ | $\overline{\mathrm{R}}$ | $\overline{\text { CS }}$ | $\overline{\text { DMAG1 }}$ | SDCKE | $\overline{\text { RAS }}$ | M |
| NC6 | DATA11 | DATA10 | DATA7 | DATA4 | DATA1 | FLAG11 | MS1 | GND | REDY | $\overline{\text { SBTS }}$ | BMSTR | $\overline{\text { HBG }}$ | DQM | N |
| NC5 | DATA6 | DATA3 | DAta0 | FLAG8 | FLAG9 | $\overline{\mathrm{MS} 3}$ | $\overline{\text { MS2 }}$ | $\overline{\text { MSO }}$ | sw | $\overline{\text { WR }}$ | GND | NC4 | NC3 | P |

ORDERING GUIDE

| Part <br> Number | Case Temperature <br> Range | Instruction <br> Rate | On-Chip <br> SRAM | Operating <br> Voltage | Package <br> Options |
| :--- | :--- | :--- | :--- | :--- | :--- |
| ADSP-21065LKS-240 | $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 60 MHz | 544 Kbit | 3.3 V | MQFP |
| ADSP-21065LCS-240 | $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | 60 MHz | 544 Kbit | 3.3 V | MQFP |
| ADSP-21065LKCA-240 | $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 60 MHz | 544 Kbit | 3.3 V | Mini-BGA |
| ADSP-21065LKS-264 | $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 66 MHz | 544 Kbbit | 3.3 V | MQFP |
| ADSP-21065LKCA-264 | $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 66 MHz | 544 Kbit | 3.3 V | Mini-BGA |
| ADSP-21065LCCA-240 | $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | 60 MHz | 544 Kbit | 3.3 V | Mini-BGA |

OUTLINE DIMENSIONS


NOTES:

1. THE ACTUAL POSITION OF THE BALL GRID IS WITHIN 0.30 OF ITS IDEAL POSITION RELATIVE TO THE PACKAGE EDGES.
2. THE ACTUAL POSITION OF EACH BALL IS WITHIN 0.10 OF ITS IDEAL POSITION

RELATIVE TO THE BALL GRID.
3. DIMENSIONS COMPLY WITH JEDEC STANDARD MS-034AAE-1.
4. CENTER DIMENSIONS ARE NOMINAL.

## Revision History

Location ..... Page6/03-Data Sheet changed from REV. B to REV. C.
Edit to GENERAL DESCRIPTION ..... 3
Removal of overbar from DQM ..... Universal
Edit to POWER DISSIPATION ADSP-21065L (equations above Table III) ..... 13
Addition to ORDERING GUIDE ..... 44
Update to OUTLINE DIMENSIONS ..... 41, 44


[^0]:    One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
    Tel: 781/329-4700
    www.analog.com
    Fax: 781/326-8703 © 2003 Analog Devices, Inc. All rights reserved.

[^1]:    NOTES
    ${ }^{1}$ Only required for $\overline{\mathrm{IRQ}} \mathrm{x}$ recognition in the following cycle.
    ${ }^{2}$ Applies only if $t_{\text {SIR }}$ and $t_{\text {HIR }}$ requirements are not met.

[^2]:    NOTE
    ${ }^{*}$ Not required if $\overline{\mathrm{RD}}$ and address are valid $\mathrm{t}_{\text {HBGRCSv }}$ after $\overline{\mathrm{HBG}}$ goes low. For first access after $\overline{\mathrm{HBR}}$ asserted, ADDR23-0 must be a nonMMS value $1 / 2 \mathrm{t}_{\mathrm{cL} \mathrm{\prime}}$ before $\overline{\mathrm{RD}}$ or $\overline{\mathrm{WR}}$ goes low or by $\mathrm{t}_{\mathrm{HBGRCs}}$ after $\overline{\mathrm{HBG}}$ goes low. This is easily accomplished by driving an upper address signal high when $\overline{\mathrm{HBG}}$ is asserted. See Host Interface, in the ADSP-21065L SHARC User's Manual, Second Edition.

